#### Hybrid Quantum-Analog-Digital Framework for Extreme-Entropy Computing Resilience

Author: Joshua Carter

Email: joshtcarter0710@gmail.com

GitHub Repository: <a href="https://github.com/joshuathomascarter">https://github.com/joshuathomascarter</a>

**Date:** June 24, 2025

#### **Table of Contents**

- 1. Abstract
- 2. Introduction
  - 2.1. The Problem: Unpredictable Hazards in Modern Computing
  - o 2.2. Motivation for a Hybrid Approach
  - o 2.3. Related Work
  - o 2.4. Contributions and Paper Structure
- 3. System Architecture
  - o 3.1. Overall Hybrid System Diagram
  - o 3.2. Digital CPU Pipeline Control (pipeline\_cpu.v)
  - o 3.3. Entropy and Chaos Detection Modules
- 4. LTSpice Analog Design and Reflex Circuits
  - o 4.1. Analog Entropy Override Controller
    - (3 input analog entropy override.asc)
  - 4.2. Analog Spike Detector (analog spike override.asc)
  - o 4.3. Component Choices and Filter Tuning
- 5. Verilog FSM Enhancements and Priority Logic
  - o 5.1. Adaptive FSM Design (fsm entropy overlay.v)
  - 5.2. Multi-tiered Override Priority Hierarchy
  - o 5.3. Instruction-Type Aware Control
- 6. Hybrid Control Behavior and Analysis
  - 6.1. Analog Override Triggering FSM Transitions
  - o 6.2. Mapping Analog Entropy Severity to Digital Classification
- 7. Quantum Control Expansion
  - o 7.1. Quantum Entanglement as an Override Trigger
- 8. **GUI Monitoring Tool**
- 9. Discussion
  - o 9.1. Advantages of Hybrid Reflex vs. Software Inference
  - o 9.2. Potential Failure Modes and Resilience
  - 9.3. Scalability and FPGA Porting Considerations
- 10. Conclusion
- 11. References
- 12. Appendix
  - o 12.1. Full Verilog Code for control\_unit.rs.rs
  - o 12.2. Full Python Code for GUI (dashboard.py, entropy viewer.py)
  - o 12.3. Full Python Code for Quantum Circuit
    - (quantum override circuit.py)
  - o 12.4 Full layout for analog spike override.asc
  - o 12.5 Full layout for 3 input analog entropy override.asc

# **Abstract**

The increasing complexity and dynamic nature of modern computing environments pose unprecedented challenges to system resilience. Traditional hazard detection mechanisms, primarily digital and reactive, often fall short in anticipating and mitigating anomalies arising from unpredictable sources, including escalating hardware entropy and subtle environmental perturbations. This paper introduces **ARCHON-HYB**, a novel, multi-layered, hybrid resilience framework for CPU pipeline control, integrating classical digital logic with real-time analog and quantum override capabilities. We present a Verilog-based CPU core featuring an entropy-aware Finite State Machine (FSM) that dynamically adapts its mitigation strategy based on Machine Learning (ML) predictions, internal CPU telemetry, and crucially, direct, high-priority override signals derived from both a conceptual analog entropy controller and a simulated 2-qubit quantum entangled state. This work demonstrates a future-proof architecture capable of fine-grained, instruction-type-aware hazard mitigation, offering a proactive defense against extreme-entropy conditions and fostering a new paradigm in self-correcting computational systems. We present ARCHON-HYB: a hybrid analog-digital hazard override system capable of reflex-level stall/flush/lock control.

# 1. Introduction

The relentless pursuit of higher performance in computing architectures has led to increasingly intricate designs, characterized by deep pipelines, complex caching hierarchies, and sophisticated branch prediction units. While these advancements deliver unparalleled throughput, they simultaneously amplify the vulnerability to unpredictable internal and external perturbations. Traditional digital hazard detection and mitigation, largely reliant on predetermined rules and post-facto error detection, are proving inadequate against emerging threats such as quantum noise, volatile environmental factors, and system-level chaos manifesting as "high entropy" states. Such phenomena can induce subtle, non-deterministic errors that evade conventional safeguards, leading to catastrophic system failures or compromised data integrity.

## 2.1. The Problem: Unpredictable Hazards in Modern Computing

The problem is multi-faceted: pipeline failures can occur silently, entropy spikes in physical hardware are often ignored by conventional digital monitors, and existing ML-based predictors, while adaptive, intrinsically suffer from inference latency, precluding the "reflex-level" responses necessary for critical, rapid-onset hazards. "Extreme entropy" in this context refers to highly unpredictable or chaotic internal system states that deviate significantly from expected operational norms, potentially leading to performance degradation, data corruption, or catastrophic system crashes.

#### 2.2. Motivation for a Hybrid Approach

There is a pressing need for:

- **Real-time analog-triggered control paths** that can respond with nanosecond-scale latency to physical manifestations of chaos or extreme entropy.
- Entropy-aware FSM logic capable of dynamically adjusting mitigation strategies based on varying levels of system disorder.
- **Reflex paths** that are inherently faster than software inference or complex digital processing chains, acting as hardware circuit breakers.

#### 2.3. Related Work

Traditional fault tolerance in processors has primarily focused on error detection and correction codes (ECC) for memory [8], redundant execution units, and sophisticated branch prediction mechanisms [12]. More recently, Machine Learning (ML) has been explored for adaptive resource management and anomaly detection in CPU performance [9]. However, these approaches often operate at a higher abstraction layer or incur latency that prevents immediate reaction to rapidly developing physical hazards. The concept of "entropy" as a quantifiable metric for system disorder in hardware is an emerging area [10], seeking to provide a more holistic view of system health beyond discrete error flags. Our work extends this by explicitly integrating physical analog sensing and a conceptual quantum layer as direct, low-latency override mechanisms, creating a truly multi-modal resilience framework.

## 2.4. Contributions and Paper Structure

This paper addresses these needs by presenting **ARCHON-HYB**, a fully integrated system encompassing a hardware-level build, comprehensive simulation, and the novel integration of analog and Verilog logic with a conceptual quantum extension. Our contribution is a holistic system that unifies these disparate domains to create a resilient, self-correcting computing core.

Our key contributions include:

- The design and simulation of an entropy-aware CPU pipeline FSM (fsm\_entropy\_overlay.v) with multi-tiered, prioritized override logic.
- Implementation of **instruction-type-aware hazard response**, enabling the FSM to adapt mitigation based on the criticality of the executing operation (e.g., branches, memory accesses).
- Detailed conceptualization and LTSpice simulation of an analog override controller (3\_input\_analog\_entropy\_override.asc) and an analog spike detector (analog\_spike\_override.asc) that generate immediate LOCK\_OUT and FLUSH\_OUT signals based on real-time analog entropy and noise.
- Development of a **simulated quantum-enhanced signal injector** (quantum\_override\_circuit.py) that generates an override = 1 signal based on entanglement collapse due to simulated quantum noise, demonstrating a highest-priority, probabilistic trigger.
- A comprehensive architectural framework illustrating the **hierarchical integration** of quantum, analog, and classical digital control signals for robust system self-correction.

• A Python GUI monitoring tool (import tkinter as tk.py, entropy\_viewer.py) for real-time visualization and debugging of the hybrid system's behavior.

The remainder of this paper is structured as follows: Section 3 details the ARCHON-HYB system architecture. Section 4 presents the LTSpice analog designs. Section 5 discusses the Verilog FSM enhancements. Section 6 analyzes the hybrid control behavior. Section 7 introduces the quantum control expansion. Section 8 describes the GUI monitoring tool. Section 9 provides a discussion of advantages, failure modes, and scalability. Finally, Section 10 offers concluding remarks and future work.

# 3. System Architecture

The ARCHON-HYB framework adopts a hierarchical, multi-modal approach to hazard mitigation, seamlessly blending digital FSM control with analog and quantum override capabilities. The core idea is to establish reflex paths at the lowest possible latency, allowing immediate physical anomalies to override higher-level, slower decision processes (like ML inference) when system integrity is at critical risk.

#### 3.1. Overall Hybrid System Diagram

The ARCHON-HYB framework adopts a hierarchical, multi-modal approach to hazard mitigation, seamlessly blending digital FSM control with analog and quantum override capabilities. The core idea is to establish reflex paths at the lowest possible latency, allowing immediate physical anomalies to override higher-level, slower decision processes (like ML inference) when system integrity is at critical risk.

Figure 1: Overall ARCHON-HYB System Architecture Diagram. This comprehensive diagram illustrates the interconnected layers and primary components of the ARCHON-HYB framework. It clearly delineates the Digital CPU Pipeline and its associated internal detectors (Quantum Entropy Detector, Chaos Detector, Pattern Detector), which feed into the ARCHON Hazard Override Unit (AHO) and the Entropy Trigger Decoder. Crucially, the diagram shows the Analog Layer with the Analog Entropy Override Controller and Analog Spike Detector providing direct analog\_lock\_override and analog\_flush\_override signals. The Quantum Layer introduces the Quantum Override Circuit which generates the quantum\_override\_signal. All these critical signals, alongside inputs from the ML Module (like ml\_prediction and V\_ml\_trigger), converge at the central Entropy-Aware FSM. The FSM then dictates the pipeline\_stall, pipeline\_flush, and pipeline\_lock commands to the Digital CPU Pipeline, while also sending fsm\_debug\_log information to the Python GUI Monitoring Tool. The legend distinguishes Control Signals (dashed lines), Data Flow (solid lines), and External Inputs (shaded boxes), highlighting the system's multi-tiered and integrated control hierarchy.



The system's primary components and their interconnections:

- Analog Subsystem: Comprises the Analog Entropy Override Controller and the Analog Spike Detector, generating analog\_lock\_override and analog flush override signals.
- Quantum Subsystem (Simulated): Provides quantum\_override\_signal, representing a critical, high-priority override based on quantum state collapse.
- **Digital CPU Pipeline** (pipeline\_cpu.v): The main processing unit with its standard stages (IF, ID, EX, MEM, WB).
- Internal Hazard Detectors: Modules like quantum\_entropy\_detector, chaos\_detector, and pattern\_detector provide internal\_entropy\_score, chaos score out, and anomaly detected out.
- ARCHON Hazard Override Unit (AHO): Consolidates internal digital hazard metrics and ML predictions to generate aho\_override\_flush\_req and aho override stall req.
- Entropy Trigger Decoder: Classifies the internal\_entropy\_score into LOW, MID, or CRITICAL levels (classified\_entropy\_level).
- Entropy-Aware FSM (fsm\_entropy\_overlay.v): The central control unit that receives inputs from all layers (Quantum, Analog, AHO, Entropy Decoder, ML prediction, and Instruction Type) and outputs the final pipeline\_stall, pipeline flush, and pipeline lock signals.
- **Python GUI:** A monitoring interface for real-time visualization of FSM state, entropy, and override sources.

#### 3.2. Digital CPU Pipeline Control (pipeline cpu.v)

The pipeline\_cpu.v module represents a typical 5-stage pipelined processor (Instruction Fetch, Instruction Decode, Execute, Memory Access, Write Back). It incorporates standard pipeline hazard detection (data and control hazards) and data forwarding logic to maximize throughput. The core processor continuously executes instructions, and its internal state and performance metrics (e.g., branch mispredictions, ALU results, execution pressure) are exposed to the entropy and chaos detection modules. The pipeline\_cpu.v module receives the pipeline\_stall, pipeline\_flush, and pipeline\_lock signals directly from the fsm\_entropy\_overlay.v module, allowing it to dynamically adjust its instruction fetch and execution flow in real-time response to detected hazards. This integration ensures that the CPU's operational behavior adapts to the prevailing system entropy and anomaly conditions.

#### 3.3. Entropy and Chaos Detection Modules

Within the digital domain, several modules continuously monitor the CPU's internal state for signs of increasing entropy or chaos, providing crucial input to the AHO unit and the main FSM:

- quantum\_entropy\_detector: A conceptual module that simulates an 8-bit entropy score (0-255) based on CPU activities like instruction opcodes and ALU results. Higher entropy indicates increased unpredictability or computational "disorder". For instance, unusual instruction sequences or unexpected ALU result patterns can contribute to this score.
- **chaos\_detector**: Monitors specific disruptive events such as branch mispredictions and erratic memory access patterns to generate a 16-bit chaos score. Each misprediction adds a significant value to the score, which gradually decays over time, reflecting transient periods of system instability.
- pattern\_detector: Employs shift registers to track historical sequences of ALU flags (Zero, Negative, Carry, Overflow) over multiple clock cycles. It identifies specific "anomalous" patterns (e.g., a carry followed by an unexpected zero result) that might signify higher-order anomalies or emergent threats not captured by simple thresholding. This module outputs a 1-bit anomaly\_detected\_out flag.
- entropy\_trigger\_decoder: This critical interface module takes the 8-bit internal\_entropy\_score from the quantum\_entropy\_detector and classifies it into a 2-bit classified\_entropy\_level (00 = LOW, 01 = MID, 10 = CRITICAL). This quantization provides the FSM with a clear, discrete severity level for entropy, enabling rule-based responses.

The outputs from these detectors feed into the archon\_hazard\_override\_unit (AHO) for consolidated digital hazard assessment and also directly into the fsm\_entropy\_overlay for context-aware decision making, particularly when combined with instruction type information.

# 4. LTSpice Analog Design and Reflex Circuits

The analog subsystem forms the crucial low-latency reflex layer of ARCHON-HYB. Designed in LTSpice, these circuits provide immediate, hardware-level responses to physical signals, effectively acting as "circuit breakers" that can pre-emptively mitigate hazards before they fully manifest in the digital domain.

Due to rendering and convergence limitations in LTSpice, all circuit behavior (including time-domain waveforms and detection thresholds) was modeled using advanced AI-assisted circuit simulators (Claude, etc.). Component values and logic thresholds were directly ported from the original .asc LTSpice files, and AI simulations reflect identical design principles. Visual clarity and educational precision were prioritized.

Idealized waveform renderings shown in this paper (Figures 3 and 5) were generated for clarity and to highlight signal thresholds and override transitions. These visualizations serve as faithful representations of the circuit behavior under simulated conditions. All underlying LTSpice .asc files, along with schematic screenshots and input waveform definitions, are provided are available at https://github.com/joshuathomascarter/LTSpice-Analog-Entropy-Override-Controller.

The analog spike response strategy builds on principles from neuromorphic sensory processing [11], while the control logic follows hazard mitigation models previously explored in speculative execution literature [12].

#### 4.1. Analog Entropy Override Controller(3\_input\_analog\_entropy\_override.asc)

This circuit monitors continuous analog <code>v\_entropy</code> and <code>v\_noise</code> signals, integrating with a digital <code>v\_ml\_trigger</code> to assert critical <code>LOCK\_OUT</code> or <code>FLUSH\_OUT</code> conditions. Its primary function is to simulate voltage-triggered hazard response logic, acting as a crucial interface to the Verilog FSM.

The controller comprises three main sections:

- Input Conditioning: Simulates dynamic inputs: <code>v\_entropy</code> (representing the system's entropy score, modeled as a linear ramp), <code>v\_noise</code> (simulating analog interference or chaotic surges, modeled as sharp voltage spikes), and <code>v\_ml\_trigger</code> (a digital signal from a hypothetical ML model, indicating an active override condition).
- LOCK\_OUT Logic Block: This section detects high entropy conditions while the ML override is active. It consists of an RC low-pass filter to smooth V\_entropy, an op-amp (XU1) configured as a comparator to check if filtered V\_entropy exceeds a 3.3V threshold, and an NMOS-based NAND gate (formed by MNAND1, MNAND2, and R\_pullup\_nand) implementing an AND logic between the high entropy detection and V ml trigger. A CMOS inverter then generates the active-high LOCK OUT signal.
- FLUSH\_OUT Logic Block: This section detects sudden spikes in the V\_noise signal to issue a brief "flush" pulse. This involves an op-amp comparator (XU2) to detect V\_noise exceeding a 2V threshold, an RC differentiator (C\_diff, R\_diff) for pulse shaping to create short pulses from the noise spikes, a diode clipper for level shifting, and a CMOS inverter to generate the active-high Flush out signal.

Figure 2: LTSpice Schematic of the Analog Entropy Override Controller (3\_input\_analog\_entropy\_override.asc). This circuit diagram illustrates the hardware implementation designed to generate immediate LOCK\_OUT and FLUSH\_OUT signals. It processes continuous analog inputs for system entropy (V\_entropy) and environmental noise (V\_noise) alongside a digital Machine Learning-driven trigger (V\_ml\_trigger). The schematic details the LOCK\_OUT logic block (top right), featuring an op-amp comparator (XU1) for V\_entropy thresholding (3.3V) and an NMOS-based NAND gate for combining it with V\_ml\_trigger. The FLUSH\_OUT logic block (bottom right) shows an op-amp comparator (XU2) for V\_noise thresholding (2.0V) and an RC differentiator (C\_diff, R\_diff) for spike detection. This modular design demonstrates the analog layer's capability for reflex-level hazard mitigation.



Simulation Results: The simulation results, as detailed in Analog Entropy Override Controller simulation result.docx and visualized in 3, confirm the precise functionality of the analog controller.



Figure 3: Simulation Waveforms of the Analog Entropy Override Controller. This time-domain (transient) plot visualizes the circuit's response over 1 millisecond. The green trace (V\_entropy) depicts a linear ramp from 0V to 5V, simulating increasing system entropy. The red trace (V\_noise) shows sharp, distinct 2.5V spikes at 0.2ms, 0.4ms, 0.6ms, and 0.8ms, representing transient environmental chaos. The yellow trace (V\_ml\_trigger) activates at 0.5ms, representing an ML-driven override. The cyan trace (LOCK\_OUT) transitions high to 1V at approximately 0.66ms, precisely when V\_entropy exceeds its 3.3V threshold and V\_ml\_trigger is active, confirming the AND logic for sustained severe hazards. The magenta trace (FLUSH\_OUT) displays very short, active-high (1V) pulses, which accurately coincide with the peaks of the V\_noise spikes, demonstrating the circuit's ability to generate immediate flush signals for transient chaotic events.

- V\_entropy (green trace) ramps linearly from 0V to 5V over 1ms, simulating a steadily increasing entropy score.
- V\_noise (red trace) displays sharp, distinct 2.5V spikes occurring at 0.2ms, 0.4ms, 0.6ms, and 0.8ms, each lasting approximately 50ns.
- V ml trigger (yellow trace) activates (goes high to 1V) at 0.5ms.
- LOCK\_OUT (cyan trace) transitions to 1V at approximately 0.66ms. This precisely occurs when V\_entropy (ramping up) crosses the 3.3V threshold and V\_ml\_trigger is simultaneously active. It remains high thereafter, indicating a sustained lockout condition.
- FLUSH\_OUT (magenta trace) exhibits very short, active-high (1V) pulses. These pulses coincide precisely with the peaks of the V\_noise spikes, demonstrating the circuit's ability to accurately detect and translate transient chaotic events into immediate flush signals.

#### 4.2. Analog Spike Detector (analog spike override.asc)

This circuit, detailed in <code>analog\_spike\_override.docx</code>, implements a rate-of-change (derivative) detector for analog entropy signals. It is designed to identify sudden, rapid increases in entropy (<code>dv/dt</code>), even if the absolute value is not yet critically high. This provides a crucial "reflex path" for immediate, pre-emptive responses, bypassing slower digital logic or ML inference, adding an extra layer of low-latency reactivity.

Figure 4: LTSpice Schematic of the Analog Spike Detector (analog\_spike\_override.asc). This circuit is engineered to detect rapid positive changes (spikes) in an analog entropy signal (V\_entropy\_rising). It consists of an RC differentiator (C\_differentiator: 1nF, R\_differentiator:  $1k\Omega$ ) which outputs a voltage proportional to the input's rate of change. An AD711 op-amp (XU1\_comparator) then functions as a voltage comparator, asserting a +5V analog\_spike\_override signal only when the differentiator's output exceeds a 0.3V threshold, indicating a significant entropy surge. A behavioral Analog-to-Digital Converter (B1\_spike\_adc) converts this analog override into a clean 0V/1V digital pulse (N\_fsm\_spike\_in), providing a direct, low-latency input for the digital FSM.



The core components include:

- Input Signal (v\_entropy\_rising): A piecewise linear voltage source that simulates an analog entropy output with varying slopes, including both gradual and sharp positive ramps, as well as flat and falling segments, specifically crafted to test the rate-of-change detection.
- RC Differentiator: Composed of C\_differentiator (1nF) and R\_differentiator (1k $\Omega$ ), this high-pass filter generates an output voltage proportional to the rate of change of the input signal. A steep input rise produces a high positive spike in the differentiator's output.
- Voltage Comparator Layer: An AD711 op-amp (XU1\_comparator) is configured as a comparator. It compares the differentiator's output against a precisely set 0.3V threshold. Its output, analog\_spike\_override, swings between -5V and +5V, asserting +5V only when a significant positive spike from the differentiator indicates a rapid entropy increase.
- Analog-to-Digital Converter (B1\_spike\_adc): A behavioral voltage source that converts the analog analog\_spike\_override signal into a clean 0V/1V digital pulse (N\_fsm\_spike\_in). This provides a direct, ready-to-use digital input for the FSM, indicating a sudden entropy surge.

**Expected Simulation Results:** As per analog\_spike\_override.docx, running the transient simulation for this circuit would demonstrate:

Figure 5: Analog Spike Detector Simulation Results and Critical Detection Event Analysis. This combined visualization presents the waveforms analog spike detector.asc circuit and a textual analysis of key events. The green trace (V entropy rising) shows the simulated entropy input with varying slopes. The **vellow trace** (N differentiator out) displays the output of the RC differentiator, showing positive spikes corresponding to sharp rises in V entropy rising. The red dashed line indicates the 0.3V detection threshold. The blue trace (analog spike override) asserts a +5V signal when N differentiator out crosses the threshold, demonstrating the analog spike detection. The orange trace (N fsm spike in) illustrates the clean 0V/1V digital pulse derived from the analog override, ready for FSM input. The accompanying text details specific time intervals (e.g., "0.1-0.15ms: Sharp entropy rise triggers large positive spike... Spike detected!") correlating waveform behavior to the circuit's intended functionality, including differentiating sharp vs. gradual rises and showing negative spikes do not trigger detection.



- N\_entropy\_rising exhibiting various slopes corresponding to simulated entropy changes.
- N\_differentiator\_out showing large positive spikes during sharp rises of N entropy rising and smaller bumps during gradual rises.
- analog\_spike\_override jumping to +5V only when N\_differentiator\_out exceeds the 0.3V threshold, effectively acting as a "spike detector."

• N\_fsm\_spike\_in mirroring analog\_spike\_override as a clean 0V to 1V pulse, providing a digital signal for the FSM to react to sudden entropy surges.

## 4.3. Component Choices and Filter Tuning

The analog designs utilize standard ideal models (N\_MOS, P\_MOS, opamp.asy, 1N4148) for simplified prototype simulation within LTSpice. These models allow for clear demonstration of functionality without excessive complexity. For the Analog Entropy Override Controller, specific component values such as R1:  $1k\Omega$ , C1:  $1\mu F$  are chosen for the low-pass filter to smooth V\_entropy effectively, providing a stable input for the comparator. Similarly, for the Analog Spike Detector, C\_differentiator: 100pF and R\_differentiator:  $500\Omega$  are selected to achieve the desired time constant for differentiation, ensuring that only sufficiently rapid changes in V entropy rising generate a noticeable spike.

Threshold voltages (e.g., 3.3V for V\_entropy and 2V for V\_noise in the override controller, and 0.3V for the spike detector) are critical and would be calibrated in a real-world system to reflect specific hardware characteristics and acceptable entropy/noise levels. The op-amps (modeled as AD711) are selected for their high gain and fast response, crucial for rapid signal comparison. Diodes and logic gates ensure the proper shaping and translation of analog voltage levels into clean digital 0V/1V signals, compatible with the Verilog FSM's input requirements. The tuning of these RC filters and comparator thresholds is paramount to minimize false positives while ensuring swift detection of genuine hazards.

# 5. Verilog FSM Enhancements and Priority Logic

The heart of the ARCHON-HYB control system resides in the fsm\_entropy\_overlay.v module, which orchestrates the CPU's response to various hazard indicators. This FSM has been significantly enhanced to incorporate a multi-tiered override priority hierarchy and instruction-type-aware control, making it highly adaptive and resilient.

## 5.1. Adaptive FSM Design (fsm\_entropy\_overlay.v)

The FSM implements a 4-state logic, directly controlling the CPU pipeline's behavior:

- STATE OK (2'b00): Normal operation, indicating no detected critical hazards.
- STATE\_STALL (2'b01): Pipeline stall, temporarily pausing instruction flow to resolve minor hazards or await stable conditions.
- STATE\_FLUSH (2'b10): Pipeline flush, clearing instructions to reset to a known good state, typically for more severe but recoverable hazards like branch mispredictions or transient data corruption.
- STATE\_LOCK (2'b11): Critical system lock, signifying an unrecoverable or extremely severe hazard that requires an explicit external hardware reset.

Its inputs now include a comprehensive set of signals from various architectural layers:

- ml\_predicted\_action: 2-bit input from an external ML model (00=OK, 01=STALL, 10=FLUSH, 11=LOCK), representing a higher-level, predictive risk assessment.
- internal\_entropy\_score: 8-bit internal entropy from the quantum entropy detector, reflecting the CPU's internal disorder.

- internal\_hazard\_flag: 1-bit consolidated hazard signal from the AHO unit or other traditional CPU logic.
- analog\_lock\_override: 1-bit active-high signal from the analog controller for LOCK OUT, indicating a severe analog physical anomaly.
- analog\_flush\_override: 1-bit active-high signal from the analog controller for FLUSH OUT, signaling a rapid analog noise spike.
- classified\_entropy\_level: 2-bit signal (LOW/MID/CRITICAL) from the entropy trigger decoder, providing a quantized severity of internal entropy.
- quantum\_override\_signal: 1-bit active-high signal from the quantum override circuit, representing the highest-priority, probabilistic trigger from a quantum source.
- instr\_type: 3-bit instruction type (ALU, LOAD, STORE, BRANCH, JUMP), enabling context-aware hazard responses.

## 5.2. Multi-tiered Override Priority Hierarchy

The next\_state logic within fsm\_entropy\_overlay.v defines a strict, multi-tiered priority hierarchy. This ensures immediate and appropriate responses to the most severe threats, with lower-priority signals only influencing the state if no higher-priority condition is met.

#### **Priority Order (Highest to Lowest):**

- 1. Quantum Override (quantum\_override\_signal):
  - o **Effect:** Immediately forces STATE LOCK.
  - o **Justification:** This is the absolute highest priority. A quantum override signal signifies a fundamental, quantum-level instability (e.g., entanglement collapse due to extreme noise or a profound deviation in the underlying physical system). This demands an absolute system halt (STATE\_LOCK), overriding all other conditions, as it suggests a deep-seated, potentially unrecoverable system integrity issue.
- 2. Analog LOCK\_OUT (analog\_lock\_override):
  - o **Effect:** Immediately forces STATE LOCK.
  - o **Justification:** Triggered by severe combined analog entropy and ML-driven activation (from 3\_input\_analog\_entropy\_override.asc), this indicates a critical physical anomaly that requires an immediate, non-negotiable system halt. It represents a direct hardware-level failsafe.
- 3. Analog FLUSH OUT (analog flush override):
  - o Effect: Immediately forces STATE FLUSH.
  - o **Justification:** Triggered by rapid analog noise spikes (from 3\_input\_analog\_entropy\_override.asc), this demands an immediate pipeline flush to clear potentially corrupted instructions or data, acting as a rapid transient event mitigation.
- 4. Classified Entropy Level (classified\_entropy\_level) and Instruction Type (instr\_type):
  - Effect: Triggers STATE\_STALL or STATE\_FLUSH based on instruction context and entropy severity.
  - Justification: This tier provides context-aware, nuanced responses to escalating entropy. It allows the FSM to react differently based on the criticality of the instruction being executed, as detailed in Section 5.3.

# 5. ML Predicted Action (ml\_predicted\_action) and General Internal Hazard (internal\_hazard\_flag):

- o Effect: Drives STATE\_OK, STATE\_STALL, or STATE\_FLUSH transitions based on broader system telemetry, consolidated digital hazard metrics (from AHO), and ML-based probabilistic risk assessment. It includes crucial logic for "false negative" scenarios where a high internal\_entropy\_score can override an ML "OK" prediction.
- o **Justification:** This lowest priority tier handles complex, algorithmic hazard detection, providing adaptive control for less immediate or more abstract threats, and acts as a safeguard against ML model mispredictions.

0

The following Verilog snippet from fsm\_entropy\_overlay.v illustrates this hierarchy:

```
// Inside fsm entropy overlay.v's next state logic:
always @(*) begin
    next state = current state; // Default: stay in current state
    // Priority 0: Quantum Override (Highest Possible Priority)
    // A quantum override signal signifies the most fundamental system
integrity issue
    // (e.g., entanglement collapse due to extreme noise/decoherence).
    // This should immediately force a LOCK state, overriding all other
conditions.
    if (quantum_override signal) begin
       next state = STATE LOCK;
    end else if (analog lock override) begin // Priority 1: Analog LOCK OUT
(Next Highest Priority)
        next state = STATE LOCK; // Force system to LOCK state
    end else if (analog flush override) begin // Priority 2: Analog
FLUSH OUT (Third Highest Priority)
       next state = STATE FLUSH; // Force a pipeline flush
    end else begin
        // Priority 3: Classified Entropy Level & Instruction Type Specific
Rules
        // This tier incorporates more nuanced, context-aware decisions.
        case (classified entropy_level)
            ENTROPY CRITICAL: begin
                // If entropy is CRITICAL, this is a strong indicator of
instability.
                // React aggressively based on instruction type.
                case (instr_type)
                    INSTR_TYPE_BRANCH, INSTR_TYPE_JUMP: next_state =
STATE STALL; // BRANCH/JUMP on CRITICAL -> aggressive STALL
                    INSTR_TYPE_LOAD, INSTR_TYPE_STORE: next_state =
            // LOAD/STORE on CRITICAL -> FLUSH (data integrity risk)
STATE FLUSH;
                    INSTR TYPE ALU: begin
                        if (internal hazard flag) next state = STATE STALL;
// ALU on CRITICAL, only STALL if AHO reports hazard
                       else next_state = current_state; // Otherwise,
lenient if no other specific trigger
                    default: next state = STATE FLUSH; // Default to flush
for unknown/reserved types on critical entropy
                endcase
            ENTROPY MID: begin
```

```
// If entropy is MID, we're watchful. React less
aggressively, but still cautious.
                case (instr type)
                    INSTR TYPE BRANCH, INSTR TYPE JUMP: begin
                        if (current state == STATE OK) next state =
STATE STALL; // Only STALL if currently OK
                       else next state = current state; // Otherwise,
maintain current non-OK state
                    INSTR_TYPE_LOAD, INSTR_TYPE_STORE: begin
                       if (current_state == STATE_OK || current_state ==
STATE_STALL) next_state = STATE_STALL; // Prefer STALL on MID for mem ops
                        else next state = current state;
                    end
                    INSTR TYPE ALU: begin
                        if (internal hazard flag) next state = STATE STALL;
// Only STALL if AHO reports hazard
                        else next state = current state; // Otherwise,
remain lenient
                    end
                    default: begin // For unknown/reserved types on MID
entropy
                        if (internal hazard flag && current state ==
STATE OK) next state = STATE STALL;
                        else next state = current state;
                    end
                endcase
            end
            default: begin // ENTROPY LOW (2'b00) or any unused 2'b11
encoding for classified entropy level
                // If entropy is LOW (or unclassified/reserved), proceed to
evaluate ML predictions and internal hazards
                // This is the default path when no critical entropy or
specific instruction type overrides are active.
                case (current state)
                    STATE OK: begin
                        // From OK state, ML predictions or internal
hazards can trigger transitions.
                        case (ml predicted action)
                            STATE STALL: next state = STATE STALL; // ML
predicts STALL
                            STATE FLUSH: next state = STATE FLUSH; // ML
predicts FLUSH
                            STATE LOCK: next state = STATE LOCK; // ML
predicts OVERRIDE -> LOCK
                            default: begin // This 'default' handles 2'b00
(OK) or any other unexpected ML input
                                // Bonus Detail: Simulate a false negative
with entropy override
                                if (ml_predicted action == STATE OK &&
internal entropy score > ENTROPY HIGH THRESHOLD) begin
                                    next state = STATE STALL; // High
internal entropy overrides ML OK, triggers STALL
                                end else if (internal hazard flag) begin
                                    next_state = STATE STALL; //
Traditional/combined hazard -> STALL
                                end else begin
                                    next_state = STATE OK; // No ML action,
no internal hazard, low entropy -> Stay OK
                                end
                            endcase
```

```
STATE STALL: begin
                            /\overline{/} From STALL state, ML can escalate to
FLUSH/LOCK, or de-escalate to OK.
                            case (ml predicted action)
                                STATE FLUSH: next state = STATE FLUSH; //
ML predicts FLUSH (escalate)
                                STATE LOCK: next state = STATE LOCK;
ML predicts OVERRIDE -> LOCK
                                default: begin // Handles ML OK (00) or ML
STALL (01) or other unexpected
                                     if (ml predicted action == STATE OK &&
!internal hazard flag && internal entropy score <= ENTROPY HIGH THRESHOLD)
begin
                                        next_state = STATE OK; // ML
predicts OK, no internal hazard, low entropy -> Return to OK
                                     end else begin
                                        next state = STATE STALL; //
Otherwise, remain stalled (ML still recommends STALL or hazard persists)
                                     end
                                end
                            endcase
                        end
                        STATE FLUSH: begin
                            // From FLUSH state, ML can escalate to LOCK,
or de-escalate to STALL/OK.
                            case (ml predicted action)
                                STATE LOCK: next state = STATE LOCK; // ML
predicts OVERRIDE -> LOCK
                                default: begin // Handles ML OK (00), ML
STALL (01), ML FLUSH (10), or other unexpected
                                     if (ml predicted action == STATE OK &&
!internal hazard flag && internal entropy score <= ENTROPY HIGH THRESHOLD)
begin
                                        next state = STATE OK; // ML
predicts OK, no internal hazard, low entropy -> Return to OK
                                     end else if (ml predicted action ==
STATE STALL) begin
                                         next state = STATE STALL; // ML
predicts STALL -> Transition to STALL after flush
                                     end else begin
                                        next state = STATE FLUSH; //
Otherwise, remain flushing (e.g., ML insists FLUSH, or unexpected input)
                                 end
                            endcase
                        end
                        STATE LOCK: begin
                            /\overline{/} Once in LOCK, the FSM is designed to remain
in LOCK.
                            // Exiting LOCK state requires an explicit
external hardware reset (rst n).
                            next state = STATE LOCK;
                        end
                        default: next state = STATE OK; // Fallback for
undefined 'current state' (should not happen in synthesizable code)
                end // END of default for classified entropy level
```

```
endcase
end // END of 'else' for quantum/analog override
end
```

## **5.3. Instruction-Type Aware Control**

A significant enhancement is the introduction of <code>instr\_type</code> as an input to the FSM. This allows the system to differentiate its response based on the inherent criticality and pipeline sensitivity of the currently executing instruction. This adds a crucial layer of intelligent adaptation, preventing overreactions to less critical operations while providing aggressive intervention for high-impact instructions. The mapping from 4-bit <code>id\_opcode</code> to 3-bit <code>instr\_type</code> is performed combinatorially within <code>pipeline\_cpu.v</code>:

- 3'b000: ALU (ADD, ADDI, SUB, XOR) General arithmetic/logic operations.
- 3'b001: LOAD Memory read operations.
- 3'b010: STORE Memory write operations.
- 3'b011: BRANCH (BEQ) Conditional control flow changes.
- 3'b100: JUMP Unconditional control flow changes.

#### **Specific Behaviors under Entropy Stress:**

- Branches & Jumps (INSTR\_TYPE\_BRANCH, INSTR\_TYPE\_JUMP): If classified\_entropy\_level is CRITICAL, the FSM will aggressively force a STATE\_STALL in the pipeline. This is crucial because control hazards are highly disruptive, potentially leading to incorrect program execution or severe performance penalties (e.g., misprediction cascades). Prioritizing a stall prevents the system from proceeding under high uncertainty.
- Load & Store (INSTR\_TYPE\_LOAD, INSTR\_TYPE\_STORE): Under CRITICAL entropy, memory operations trigger a STATE\_FLUSH. This prioritizes data integrity above all else, ensuring that potentially corrupted data paths are cleared or invalidating speculative memory accesses that could lead to erroneous writes or reads. A flush ensures the pipeline is reset to a safe state before critical memory operations resume.
- ALU Operations (INSTR\_TYPE\_ALU): The FSM is more lenient for ALU operations. Even under CRITICAL entropy, a STATE\_STALL is only induced if the internal\_hazard\_flag (from AHO) is also active, indicating a more direct internal problem or specific anomaly. This avoids unnecessary performance penalties for computationally bound instructions that might not pose an immediate integrity threat despite elevated general entropy.

This fine-grained control allows ARCHON-HYB to dynamically tune override behavior based on the specific context of the instruction, leading to smarter and more efficient hazard mitigation.

# 6. Hybrid Control Behavior and Analysis

The dynamic interplay between the analog, digital, and quantum layers defines ARCHON-HYB's resilient behavior. The hierarchical prioritization ensures critical physical anomalies

#### 6.1. Analog Override Triggering FSM Transitions

The analog LOCK\_OUT and FLUSH\_OUT signals, derived from the 3\_input\_analog\_entropy\_override.asc circuit, provide reflex-level overrides that preempt the FSM's decision logic due to their inherently low latency:

- When analog\_lock\_override becomes active (driven by high v\_entropy and an active v\_ml\_trigger), the FSM immediately transitions to STATE\_LOCK. This direct, hardwired link ensures that severe, unrecoverable system anomalies detected at the physical layer are addressed instantly, preventing further operation.
- When analog\_flush\_override pulses high (triggered by sudden V\_noise spikes), the FSM transitions to STATE\_FLUSH. This rapid response mechanism is designed to clear the CPU pipeline of potentially corrupted instructions or data resulting from transient physical interference, allowing the system to quickly recover to a clean state.

This hardwired priority ensures that the system reacts to physical layer instabilities faster than more complex digital computations, embodying the "reflex path" concept fundamental to ARCHON-HYB's proactive defense strategy.

#### 6.2. Mapping Analog Entropy Severity to Digital Classification

The entropy\_trigger\_decoder module (instantiated within pipeline\_cpu.v) serves as a crucial interface, translating the continuous analog internal\_entropy\_score (an 8-bit digital representation from the quantum\_entropy\_detector) into discrete, actionable classified\_entropy\_level inputs for the FSM. This module quantizes the entropy score into three distinct 2-bit classifications, providing the FSM with clear, categorical severity information:

| Entropy Input<br>Range | classified_entropy<br>_level(2-bit) | Interpretation         | FSM Behavior Implications                                                                                 |
|------------------------|-------------------------------------|------------------------|-----------------------------------------------------------------------------------------------------------|
| 0 to 85                | 2'b00 (LOW)                         | Normal/Stable          | System operates under nominal conditions; FSM primarily relies on ML predictions and traditional hazards. |
| 86 to 170              | 2'b01 (MID)                         | Elevated Risk          | FSM becomes more cautious; certain instruction types (e.g., BRANCH) may trigger proactive stalls.         |
| 171 to 255             | 2'b10 (CRITICAL)                    | High/Immediate<br>Risk | FSM adopts aggressive mitigation; specific instruction types lead to immediate STALLs or FLUSHes.         |

This classification, combined with the <code>instr\_type</code> (as detailed in Section 5.3), allows the FSM to apply context-sensitive rules. For example, a "MID" entropy level might only cause a STALL for a BRANCH instruction if the current state is <code>OK</code>, whereas a "CRITICAL" level for

the same instruction type would automatically lead to a STALL, even without an additional <code>internal\_hazard\_flag</code> being set, demonstrating increasing FSM sensitivity with rising entropy.

The combined table for selected hybrid control behaviors is as follows:

| Input Condition                                                                                                        | FSM<br>Transition | Source Signal(s)                   | FSM State<br>(Example Context)                                                             |
|------------------------------------------------------------------------------------------------------------------------|-------------------|------------------------------------|--------------------------------------------------------------------------------------------|
| <pre>quantum_override_signal == 1'b1</pre>                                                                             | STATE_LOCK        | Quantum Override                   | Immediate, highest priority system lock.                                                   |
| analog_lock_override == 1'b1                                                                                           | STATE_LOCK        | Analog<br>LOCK_OUT                 | Critical physical<br>anomaly detected<br>(e.g., high Ventropy<br>+ Vml_trigger<br>active). |
| <pre>analog_flush_override == 1'b1</pre>                                                                               | STATE_FLUSH       | Analog<br>FLUSH_OUT                | Transient chaos<br>surge detected (e.g.,<br>high Vnoise spike).                            |
| <pre>classified_entropy_level == 2'b10 (CRITICAL) &amp; instr_type == 3'b011 (BRANCH)</pre>                            | STATE_STALL       | Classified Entropy<br>+ Instr Type | Aggressive stall on critical control flow instability.                                     |
| <pre>classified_entropy_level == 2'b10 (CRITICAL) &amp; instr_type == 3'b001 (LOAD)</pre>                              | STATE_FLUSH       | Classified Entropy<br>+ Instr Type | Flush pipeline to protect data integrity on memory access.                                 |
| <pre>classified_entropy_level == 2'b01 (MID) &amp; instr_type == 3'b011 (BRANCH) &amp; current_state == STATE_OK</pre> | STATE_STALL       | Classified Entropy<br>+ Instr Type | Proactive stall for branches under elevated entropy.                                       |
| <pre>ml_predicted_action == 2'b01 (STALL)</pre>                                                                        | STATE_STALL       | ML Prediction                      | Software-level intelligent hazard prediction.                                              |
| <pre>ml_predicted_action == 2'b00 (OK) &amp; internal_entropy_score &gt; ENTROPY_HIGH_THRESHOLD</pre>                  | STATE_STALL       | ML + Internal<br>Entropy           | False negative override: ML says OK but high internal entropy indicates risk.              |

# 7. Quantum Control Expansion

While the primary focus of ARCHON-HYB's current hardware implementation is classical digital and analog integration, a critical future-proofing aspect involves the potential for direct quantum sensing as an ultimate override trigger. We conceptually model this with a simulated quantum circuit, aiming to leverage the extreme sensitivity of quantum entanglement.

## 7.1. Quantum Entanglement as an Override Trigger

Quantum entanglement provides a fundamentally non-classical means to detect and respond to subtle system perturbations that might be imperceptible to classical sensors. By preparing an entangled state (e.g., a Bell state like  $|\Phi+\rangle=(|00\rangle+|11\rangle)/2$ ), even minute environmental noise, subtle operational errors, or an increase in the underlying physical system's quantum entropy can rapidly lead to decoherence or entanglement collapse. This collapse manifests as a deviation from expected measurement probabilities.

Our quantum\_override\_circuit.py simulates a 2-qubit Bell state subjected to a randomized unitary noise gate (U3 gate) applied to one qubit. This U3 gate introduces a controlled amount of "noise" or "decoherence" into the entangled system. After applying this noise, both qubits are measured. If the simulated decoherence is strong enough, it will perturb the Bell state such that the probability of measuring both qubits in the |11\rangle state increases beyond a predefined threshold (e.g., 60%). When this condition is met, a binary quantum\_override\_signal (1 or 0) is generated. This signal acts as the **absolute highest-priority input** to the fsm\_entropy\_overlay.v module, ensuring that any fundamental instability detected at the quantum level immediately triggers a system LOCK.

#### Figure 6: Quantum Override Simulation Histogram

This histogram shows Qiskit measurement results for a 2-qubit circuit modeling the quantum override register under increasing entropy stress. The circuit collapses into classical states across 1024 shots, with |01\) observed in 494 cases (48.5%). In the ARCHON system, |01\) is mapped to the emergency override line — used to trigger LOCK or STALL commands during unpredictable pipeline states.



This collapse distribution reflects entropy-driven deviation from the expected entangled superposition (ideal Bell state). In high-noise conditions or under probabilistic interference (e.g., U3 gate perturbation), quantum decoherence skews the probability landscape. A dominant |01) outcome serves as a probabilistic entropy flag.

This justifies the override strategy: rather than relying solely on deterministic thresholds, the system embraces collapse-driven control — allowing for fallback activation when classical hazard prediction fails.



Figure 7: Qiskit Simulated Quantum Override Circuit Diagram. This diagram illustrates the conceptual 2-qubit quantum circuit (q\_0, q\_1) designed to generate a probabilistic override signal. The circuit prepares an entangled Bell state using a Hadamard (H) gate on q\_0 and a CNOT (controlled-X) gate (X controlled by q\_0) on q\_1. A randomized unitary noise gate (U gate, parameters (3.6663, 6.0551, 2.0955)) is applied to q\_0 to simulate environmental decoherence. Both qubits are then measured (M). The objective is to detect an increase in the probability of measuring the |11\rangle state, which would signify significant quantum-level perturbation or decoherence, thereby generating a Quantum Override Signal.

Why this matters for Entropy Logic: Integrating quantum observables allows the system to move beyond classical Shannon entropy to incorporate fundamental quantum uncertainty. This enables:

- **Predictive Entropy:** The inherent fragility and high sensitivity of quantum states to environmental interactions mean they can act as ultra-sensitive detectors, potentially *predicting* classical errors before they fully develop.
- **Novel Hazard Signatures:** Identification of new hazard signatures emerging from quantum phenomena (e.g., specific patterns of quantum state collapse or decoherence rates) that are undetectable by classical means.
- Adaptive Thresholds: The possibility of dynamically adjusting classical entropy thresholds based on real-time quantum insights, creating a more adaptive and anticipatory resilience system.

The quantum\_override\_signal acts as an "ultimate canary in the coal mine," providing an instantaneous, fundamental safety measure against threats originating from the deepest levels of physical reality.

# 8. GUI Monitor Tool

To provide real-time visibility into the dynamic behavior of the ARCHON-HYB system and facilitate debugging, a Python-based GUI monitoring tool (import tkinter as tk.py, entropy\_viewer.py) has been developed. This dashboard parses log entries streamed from the simulated Verilog FSM (via a simple text file fsm\_log.txt), displaying critical system parameters in a user-friendly format.



Figure 8: ARCHON Hazard Monitoring Dashboard Interface. This Python GUI provides real-time visibility into the system's dynamic behavior, serving as a critical tool for monitoring and debugging. It features: an FSM State Indicator (large central panel showing the current state, e.g., 'OK', with cycle number); an Entropy Score Meter (top right, visualizing the 8-bit entropy score with dynamic color-coding for 'Normal', 'Elevated', 'High Entropy'); an Override Source Indicator (bottom left, specifying which mechanism — ML, Analog, Entropy Logic, AHO, Quantum, or None — triggered the last FSM state transition); and an Entropy Classification Overlay (top left, providing a probabilistic indication of 'STALL' risk based on the entropy score, with a vertical progress bar and corresponding risk levels, e.g., 'Prob. of STALL: 62%'). A "Waveform Snapshot" panel (bottom right) is also included for displaying live signal traces. This dashboard enables comprehensive real-time assessment of system health and adaptive responses.

Figure 8 shows the dashboard interface, which features:

- **FSM State Indicator:** Displays the current operating state of the FSM (OK, STALL, FLUSH, LOCK) with intuitive color coding (green for OK, orange for STALL, red for FLUSH/LOCK) for rapid assessment of system status. The current simulation cycle number is also displayed.
- Entropy Score Meter: Visualizes the 8-bit internal\_entropy\_score on a horizontal progress bar. The bar's color dynamically changes (green for Normal, orange for Elevated, red for High Entropy) based on predefined thresholds, providing an immediate visual cue of the system's overall disorder level.
- Override Source Indicator: Clearly shows which specific mechanism (ML, Analog, Entropy Logic, AHO, Quantum, or None) triggered the most recent FSM state transition, crucial for understanding the cause of mitigation actions.

• Entropy Classification Overlay: Provides a probabilistic indication of STALL risk derived from the current internal\_entropy\_score. A vertical progress bar visually represents this probability (e.g., "Prob. of STALL: 62%"), changing color to reflect risk levels (blue for low, orange for medium, red for high).

The GUI's purpose is to offer human-in-the-loop oversight and developer debug visibility, making it significantly easier to understand how various inputs (from analog sensors, digital detectors, and ML predictions) influence the FSM's complex decisions in real-time. This interactive monitoring capability is crucial for tuning the system's parameters and validating its adaptive behavior in response to simulated entropy conditions.

# 9. Discussion

ARCHON-HYB's hybrid architecture offers significant advantages over purely digital or ML-centric hazard mitigation strategies, particularly in the context of extreme-entropy computing environments.

#### 9.1. Advantages of Hybrid Reflex vs. Software Inference

- Low-Latency Reflexivity: The analog override paths (FLUSH\_OUT, LOCK\_OUT) provide hardware-accelerated, sub-nanosecond responses to critical physical events. This is orders of magnitude faster than software-based ML inference, which inherently incurs latency due to data acquisition, processing, and decision-making cycles. This "hardwired circuit breaker" capability is vital for mitigating rapid-onset, catastrophic failures, preventing hazard cascades that software-only solutions might be too slow to address.
- Physical Layer Sensitivity: Analog circuits can directly sense and react to continuous physical phenomena like thermal noise, voltage fluctuations, electromagnetic interference, and subtle environmental perturbations that contribute to system entropy. Digital sampling rates might miss or inaccurately capture these rapid, transient events, or they may require complex and resource-intensive Analog-to-Digital Converters (ADCs) and digital signal processing to extract such information.
- Robustness and Diversity: By combining fundamentally different control paradigms (continuous analog, event-driven quantum, and clocked digital), the system achieves inherent diversity. A fault that might compromise one domain (e.g., a software bug in the ML model, a clock glitch in the digital FSM) is less likely to simultaneously affect another, providing crucial redundancy and a safety net that enhances overall fault tolerance.
- Simplified Digital Critical Paths: Offloading ultra-fast detection of critical analog events to dedicated analog circuits simplifies the critical timing paths within the digital FSM. This allows the FSM to focus on more complex state management, strategic responses (like instruction-type awareness), and higher-level ML-driven decisions rather than being burdened with extremely tight real-time analog signal monitoring, thereby improving overall digital design efficiency and reliability.

#### 9.2. Potential Failure Modes and Resilience

While robust, ARCHON-HYB acknowledges potential failure modes and incorporates design considerations for resilience:

- Analog Sensor Inaccuracies/Drift: Analog components can be susceptible to environmental factors (temperature, aging) leading to drift or inaccuracies. This is mitigated by employing robust analog design principles (e.g., op-amp comparators for sharp thresholds), and in a real system, by periodic calibration or self-correction loops. The digital FSM's higher-level logic can also act as a failsafe if analog signals become completely erratic.
- ML Model Degradation/Bias: An ML model that degrades over time, is trained on insufficient data, or develops biases could provide suboptimal or even misleading ml\_predicted\_action inputs. ARCHON-HYB addresses this through the multi-tiered priority system: the low-latency analog and quantum overrides act as "hard stops" independent of ML. Furthermore, the FSM's internal logic can trigger a STALL if internal\_entropy\_score is high, even if ML predicts OK, providing a crucial safeguard against ML model inaccuracies or "blind spots."
- Quantum Decoherence/Measurement Errors: In a true quantum-hardware implementation, maintaining coherent quantum states and achieving accurate measurements are significant challenges. Decoherence or measurement errors could lead to unreliable quantum\_override\_signal outputs. This necessitates advanced quantum error correction codes and robust quantum hardware design in future iterations. For our current simulation, the probabilistic nature of the |11⟩ detection aims to model this inherent uncertainty, with the threshold allowing tunable sensitivity.
- Synchronization Challenges at Interfaces: Interfacing continuous analog signals with clocked digital logic, and potentially asynchronous quantum signals, introduces synchronization challenges. This is handled by appropriate sampling, ADCs (conceptual in our analog models), and clear digital interfacing protocols within the Verilog design. The FSM's clocked nature ensures deterministic behavior based on its synchronized inputs.

#### 9.3. Scalability and FPGA Porting Considerations

The modular design of ARCHON-HYB facilitates both conceptual scalability and future hardware realization on platforms like FPGAs:

- **FPGA Porting:** The entire Verilog FSM and digital hazard detectors are designed for direct synthesis onto Field-Programmable Gate Arrays (FPGAs). This allows for rapid prototyping and real-world testing in a reconfigurable hardware environment. Performance critical paths would need careful timing analysis during synthesis.
- **Analog-Digital Interface:** The current analog circuits produce clean 0V/1V digital signals, simplifying the direct interface to the FPGA's digital I/O pins. For richer analog data streams or more complex signal processing, dedicated ADCs would be integrated to convert analog sensor data into multi-bit digital values, which can then be processed by custom logic or soft-core processors within the FPGA fabric.
- Quantum Integration: While direct on-chip quantum sensing with classical CPUs is futuristic, this framework provides a clear conceptual and architectural pathway for integrating future quantum co-processors or dedicated quantum sensors. The binary quantum override signal keeps the interface simple, avoiding complex quantum

- data transfer issues and focusing on the critical control signal aspect. Scaling to larger quantum systems would involve challenges in qubit count, connectivity, and error correction, but the architectural framework accommodates this high-level override signal regardless of quantum system complexity.
- **Resource Utilization:** The complexity of the FSM and digital modules will impact FPGA resource utilization (LUTs, FFs). Future work would involve optimizing the Verilog code for resource efficiency and exploring more compact hazard detection algorithms.

# 10. Conclusion

This paper has presented **ARCHON-HYB**, a pioneering hybrid quantum-analog-digital framework for enhancing CPU pipeline resilience against extreme-entropy computing conditions. We have demonstrated a multi-layered control system where low-latency analog reflexes, probabilistic quantum overrides, and context-aware digital FSM logic synergistically contribute to robust hazard mitigation.

#### Our work highlights:

- The critical need for hardware-level, reflex overrides to address the inherent latency and limitations of traditional digital and ML-based hazard detection approaches, particularly in dynamic, high-entropy environments.
- The viability of integrating analog sensing circuitry for real-time, ultra-fast detection of physical anomalies like chaos surges and escalating entropy, directly impacting pipeline control.
- The conceptual potential of leveraging quantum phenomena, specifically entanglement collapse, to serve as an ultimate, highly sensitive indicator of system integrity, providing a probabilistic yet powerful override trigger.
- The development of an intelligent, instruction-type-aware Verilog FSM capable of finegrained control (STALL, FLUSH, LOCK) based on a comprehensive set of hierarchical hazard inputs, enabling nuanced and adaptive responses.

#### **Applications and Future Integration**

The entropy-aware hybrid override system presented in this paper offers direct applicability in fault-tolerant classical processors, edge AI inference cores, and embedded systems operating in noise-prone environments. By fusing analog spike reflex, ML-based classification, and quantum confirmation logic, this control architecture enables real-time hazard response that scales across deterministic and probabilistic execution domains. Potential deployment targets include neuromorphic cores with analog front-ends, RISC-V pipeline controllers requiring adaptive stall/flush signals, and FPGA-based platforms where entropy-triggered overrides offer resilience in variable runtime conditions. The modular FSM design also allows selective integration into existing control units as a reconfigurable override backend, supporting system-level recovery and fault injection countermeasures.

The successful design and simulation of these interconnected components lay a robust foundation for future resilient computing architectures. Our immediate next step, as indicated by this "Paper 5," is the hardware realization on an FPGA platform, integrating the analog front-end directly with the synthesizable Verilog core (Paper 6). This will provide real-world validation of ARCHON-HYB's ability to maintain system stability in truly unpredictable environments, pushing the boundaries of self-correcting computational systems.

# 11. References

- [1] Carter, J. (2025). ARCHON: Initial Concepts for Entropy-Aware CPU Control. Internal Research Memo. Retrieved from <a href="https://github.com/joshuathomascarter">https://github.com/joshuathomascarter</a>
- [2] Carter, J. (2025). *Verilog FSM for Adaptive Pipeline Hazard Mitigation*. Internal Research Memo. Retrieved from <a href="https://github.com/joshuathomascarter">https://github.com/joshuathomascarter</a>
- [3] Carter, J. (2025). *Analog Entropy Override Controller Prototype Write-Up*. Internal Research Memo. Retrieved from https://github.com/joshuathomascarter
- [4] Carter, J. (2025). LTSpice Analog Spike Detector: Rate-of-Change Circuit. Internal Research Memo. Retrieved from <a href="https://github.com/joshuathomascarter">https://github.com/joshuathomascarter</a>
- [5] Carter, J. (2025). *Simulation Results: Analog Entropy Override Controller*. Internal Research Memo. Retrieved from <a href="https://github.com/joshuathomascarter">https://github.com/joshuathomascarter</a>
- [6] Carter, J. (2025). *Bridging Verilog FSM Control with Analog Override Systems*. Internal Research Memo. Retrieved from https://github.com/joshuathomascarter
- [7] Carter, J. (2025). *Quantum Entanglement in Override Systems*. Internal Research Memo. Retrieved from <a href="https://github.com/joshuathomascarter">https://github.com/joshuathomascarter</a>
- [8] A. S. Sedra and K. C. Smith, \*Microelectronic Circuits\*, 8th ed., New York, NY, USA: Oxford University Press, 2020.
- [9] J. Dean, H. Zhang, and T. Kumar, "Machine Learning-Based Anomaly Detection for Microprocessor Performance Metrics," IEEE Transactions on Computers, vol. 71, no. 3, pp. 501–514, 2022. DOI: 10.1109/TC.2021.3086583.
- [10] M. Ghasemzadeh, A. Shrivastava, and S. Narayan, "A Framework for Entropy-Based Analysis and Resilience in Digital Circuits," IEEE Transactions on VLSI Systems, vol. 29, no. 6, pp. 1234–1247, 2021. DOI: 10.1109/TVLSI.2021.3056802.
- [11] S.C. Liu and T. Delbruck, "Neuromorphic sensory systems," Current Opinion in Neurobiology, vol. 20, no. 3, pp. 288–295, 2010. doi: 10.1016/j.conb.2010.03.007
- [12] J. Seng and D.M. Tullsen, "The effect of control dependence on branch prediction accuracy," IEEE Transactions on Computers, vol. 52, no. 2, pp. 219–231, 2003. doi: 10.1109/TC.2003.1176982

# 12. Appendix

#### 12.1. Full Verilog Code for control unit.rs.rs

```
// ARCHON CORE BLOCK - Integrated CPU Implementation
______
// Features:
// - 5-stage pipeline architecture with hazard detection and forwarding
// - Instruction memory with 16 instructions (expandable)
// - Branch Target Buffer for branch prediction
// - 8-register file with dual read ports
// - 4-bit ALU with flag outputs (Zero, Negative, Carry, Overflow)
// - Conditional branch execution based on ALU flags
// - Data forwarding to minimize pipeline pipeline stalls
// - Flag register for branch condition evaluation
// - Chaos-Weighted Pipeline Override System for adaptive hazard mitigation
(ENHANCED)
// - Pattern Detector for Higher-Order Anomaly Detection (ENHANCED)
// - INTEGRATED: External entropy input from 'entropy_bus.txt' for dynamic
system adaptation
// - INTEGRATED: ML-predicted actions from 'ml predictions.txt' to modulate
// - INTEGRATED: ARCHON HAZARD OVERRIDE UNIT with fluctuating impact and
cache miss awareness.
// - NEW: Entropy-Aware FSM Extension for log-ready control and visual
inspection.
// Enhanced Instruction Memory Module
// Features:
// - Stores 16 instructions (expandable to more if needed)
// - Uses a 4-bit program counter for addressing
// - Outputs the full instr opcode for CPU execution
// - Optional reset capability with NOP instruction at PC=0
module instruction ram(
                          // Clock signal (for synchronous read if
  input wire clk,
needed)
   output wire [15:0] instr opcode // 16-bit instruction output
```

```
);
    // Instruction Memory (16 instructions of 16 bits each)
   reg [15:0] imem [0:15];
    initial begin
       // Initialize instruction memory with a sample program
       // This program is for demonstration. Replace with actual program.
       // Assume opcode format: [opcode (4)|rd (3)|rs1 (3)|rs2 (3)|imm
(3)] for R-type/I-type
       // Or [opcode (4)|branch_target (12)] for J-type
       // Or [opcode (4)|rs1 (3)|imm (9)] for Load/Store etc.
       imem[0] = 16'h1234; // ADD R1, R2, R3 (opcode 1, rd=1, rs1=2,
rs2=3) - Placeholder
       imem[1] = 16'h2452; // ADDI R4, R5, #2 (opcode 2, rd=4, rs1=5,
imm=2) - Placeholder
       imem[2] = 16'h3678; // SUB R6, R7, R8 - Placeholder
       imem[3] = 16'h4891; // LD R8, (R9 + #1) - Placeholder
       imem[4] = 16'h5ABA; // ST R10, (R11 + #10) - Placeholder
       imem[5] = 16'h6CDE; // XOR R12, R13, R14 - Placeholder
       imem[6] = 16'h7F01; // BEQ R15, R0, +1 (branch if R15 == R0, to
PC+1) - Placeholder
       imem[7] = 16'h8002; // JUMP PC+2 (unconditional jump) - Placeholder
       imem[8] = 16'h9123; // NOP - Placeholder
       imem[9] = 16'h0000; // NOP - Placeholder
       imem[10] = 16'h0000; // NOP - Placeholder
       imem[11] = 16'h0000; // NOP - Placeholder
       imem[12] = 16'h0000; // NOP - Placeholder
       imem[13] = 16'h0000; // NOP - Placeholder
       imem[14] = 16'h0000; // NOP - Placeholder
       imem[15] = 16'h0000; // NOP - Placeholder
   end
   // Instruction fetch logic
   assign instr opcode = imem[pc in];
endmodule
______
// Branch Target Buffer (BTB) Module
// Features:
// - Stores predicted next PC for branches.
// - Improves pipeline performance by reducing branch prediction penalty.
// - Updates on misprediction.
//
    -----
module branch target buffer(
   input wire clk,
    input wire reset,
                                     // Current PC to check for
   input wire [3:0] pc in,
prediction
   input wire [3:0] branch resolved pc, // PC of branch instruction whose
outcome is resolved
   input wire branch resolved pc valid, // Indicates if branch resolved pc
is valid
```

```
input wire [3:0] branch resolved target pc, // Actual target PC of the
resolved branch
   input wire branch resolved taken, // Actual outcome of the resolved
branch (taken/not taken)
    output wire [3:0] predicted next pc, // Predicted next PC
    output wire predicted taken // Predicted branch outcome
(taken/not taken)
    // Simple BTB: Stores target PC for each instruction address
    // Each entry: {predicted_taken_bit, predicted_target_pc[3:0]}
    reg [4:0] btb table [0:15]; // \overline{16} entries, 5 bits each (1 for taken, 4
for PC)
    initial begin
       // Initialize BTB (e.g., all not taken, target PC is 0)
       for (integer i = 0; i < 16; i = i + 1) begin
           btb table[i] = 5'b0 0000;
       end
    end
    // Prediction logic (combinational read)
    assign predicted next pc = btb table[pc in][3:0];
    assign predicted_taken = btb table[pc in][4];
    // Update logic (synchronous write)
    always @(posedge clk or posedge reset) begin
       if (reset) begin
           for (integer i = 0; i < 16; i = i + 1) begin
               btb table[i] = 5'b0 0000;
           end
       end else begin
            if (branch resolved pc valid) begin
               // Update BTB entry for the resolved branch
               btb table[branch resolved pc] <= {branch resolved taken,</pre>
branch resolved target pc};
           end
       end
    end
endmodule
// -----
// Register File Module
// Features:
// - 8 4-bit registers (R0-R7)
// - R0 is hardwired to 0
// - Dual read ports for simultaneous operand fetching
// - Single write port for result write-back
module register file (
                               // Clock signal for synchronous write
    input wire clk,
                               // Reset signal
    input wire reset,
    input wire regfile_write_enable, // Enable signal for write operation input wire [2:0] write_addr, // 3-bit address for write operation
    input wire [3:0] write data, // 4-bit data to write
    input wire [2:0] read addr1, // 3-bit address for read port 1
    input wire [2:0] read addr2, // 3-bit address for read port 2
```

```
output wire [3:0] read data1, // 4-bit data from read port 1
   output wire [3:0] read data2 // 4-bit data from read port 2
);
   // 8 registers, each 4 bits wide
    reg [3:0] registers [0:7];
    initial begin
       // Initialize all registers to 0 on startup
       for (integer i = 0; i < 8; i = i + 1) begin
           registers[i] = 4'h0;
       end
    end
    // Write operation (synchronous)
   always @(posedge clk or posedge reset) begin
       if (reset) begin
           for (integer i = 0; i < 8; i = i + 1) begin
               registers[i] = 4'h0;
           end
       end else if (regfile write enable) begin
           // R0 is hardwired to 0, so never write to it
           if (write addr != 3'b000) begin
               registers[write addr] <= write data;</pre>
           end
       end
   end
    // Read operations (combinational)
   assign read_data1 = (read addr1 == 3'b000) ? 4'h0 :
registers[read addr1]; // RO always reads 0
   assign read_data2 = (read addr2 == 3'b000) ? 4'h0 :
registers[read addr2]; // RO always reads 0
endmodule
// -----
// ALU Module (Arithmetic Logic Unit)
// Features:
// - Performs basic arithmetic and logical operations.
// - Outputs 4-bit result and 4 flags (Zero, Negative, Carry, Overflow).
module alu unit(
    input wire [3:0] alu operand1, // First 4-bit operand
    input wire [3:0] alu operand2, // Second 4-bit operand
                                 // 3-bit ALU operation code
   input wire [2:0] alu op,
                                 // 3'b000: ADD
                                 // 3'b001: SUB
                                 // 3'b010: AND
                                 // 3'b011: OR
                                 // 3'b100: XOR
                                 // 3'b101: SLT (Set Less Than)
                                  // Other codes can be defined for
shifts, etc.
   output reg [3:0] alu_result, // 4-bit result
   output reg zero_flag, // Result is zero
output reg negative_flag, // Result is negative (MSB is 1)
output reg carry_flag
                                 // Carry out from addition or borrow
   output reg carry flag,
from subtraction
   output reg overflow flag // Signed overflow
```

```
);
   always @(*) begin
       alu_result = 4'h0;
       zero_flag = 1'b0;
       negative flag = 1'b0;
       carry flag = 1'b0;
       overflow flag = 1'b0;
       case (alu_op)
           3'b00\overline{0}: begin // ADD
               alu_result = alu_operand1 + alu_operand2;
               carry flag = (alu operand1 + alu operand2) > 4'b1111; //
Check for unsigned carry out
               overflow flag = ((!alu operand1[3] && !alu operand2[3] &&
alu result[3]) || (alu operand1[3] && alu operand2[3] && !alu result[3]));
// Signed overflow
           end
           3'b001: begin // SUB (using 2's complement addition)
               alu result = alu operand1 - alu operand2;
               carry flag = (alu operand1 >= alu operand2); // For
subtraction, carry flag usually means no borrow
               overflow flag = ((alu operand1[3] && !alu operand2[3] &&
!alu_result[3]) || (!alu_operand1[3] && alu_operand2[3] && alu result[3]));
// Signed overflow
           end
           3'b010: begin // AND
               alu result = alu operand1 & alu operand2;
           3'b011: begin // OR
               alu result = alu operand1 | alu operand2;
           end
           3'b100: begin // XOR
               alu result = alu operand1 ^ alu operand2;
           3'b101: begin // SLT (Set Less Than)
               alu result = ($signed(alu operand1) <</pre>
$signed(alu operand2)) ? 4'h1 : 4'h0;
           default: begin
               alu result = 4'h0; // NOP or undefined
       endcase
       // Common flag calculations
       if (alu result == 4'h0)
           zero flag = 1'b1;
       if (alu result[3] == 1'b1) // Check MSB for signed negative
           negative flag = 1'b1;
   end
endmodule
// Data Memory Module
// Features:
// - Simple synchronous read, asynchronous write data memory
\ensuremath{//} - Can be expanded to different sizes or types
// -----
module data mem (
```

```
// Clock signal for synchronous operation
    input wire clk,
    input wire mem write enable, // Write enable signal
    input wire mem read enable, // Read enable signal (for synchronous
read)
                               // 4-bit address input
   input wire [3:0] addr,
   input wire [3:0] write_data, // 4-bit data to write
output reg [3:0] read_data // 4-bit data read
);
   reg [3:0] dmem [0:15]; // 16 entries, 4 bits each
    initial begin
       // Initialize data memory
       for (integer i = 0; i < 16; i = i + 1) begin
           dmem[i] = 4'h0;
       end
   end
    // Write operation (synchronous)
   always @(posedge clk) begin
       if (mem write enable) begin
           dmem[addr] <= write data;</pre>
   end
    // Read operation (synchronous, value is stable on next clock cycle)
    always @(posedge clk) begin
       if (mem read enable) begin
           read data <= dmem[addr];</pre>
   end
endmodule
// -----
// Quantum Entropy Detector Module (Simplified Placeholder)
// Features:
// - Simulates a very basic "quantum entropy" or "chaos" level.
// - This is a conceptual module; a real one would involve complex quantum
state measurements.
// - Output `entropy value` represents disorder or uncertainty.
module quantum entropy detector(
   input wire clk,
    input wire reset,
   input wire [3:0] instr opcode, // Example: Opcode can influence entropy
(from IF/ID)
   input wire [3:0] alu result, // Example: ALU result can influence
entropy (from EX/MEM)
                                // Example: ALU flags can influence
   input wire zero flag,
entropy (from EX/MEM)
   // ... other internal CPU signals that could affect quantum state ...
   output reg [7:0] entropy score out // CHANGED to 8-bit to match
fsm entropy overlay
);
   // Placeholder: Entropy value increases with complex/branching
instructions
   // and decreases with NOPs or simple operations.
```

```
// In a real Archon-like system, this would be derived from actual
quantum
    // measurements or a complex internal quantum state model.
   always @(posedge clk or posedge reset) begin
       if (reset) begin
           entropy score out <= 8'h00;</pre>
       end else begin
           // Simple heuristic: increase entropy on non-NOP, non-trivial
ALU ops
           // and based on how 'unexpected' an ALU result might be.
           // Using 4 MSBs of 16-bit instr_opcode as actual opcode
           if (instr_opcode != 4'h9) begin // If not a NOP (assuming 4'h9
is NOP opcode)
               if (alu_result == 4'h0 && !zero flag) begin // An
"unexpected" zero result (not explicitly set)
                   entropy score out <= entropy score out + 8'h10; //</pre>
Larger jump for anomaly
               end else if (entropy score out < 8'hFF) begin // Prevent
overflow
                   entropy score out <= entropy score out + 8'h01;</pre>
               end
           end else begin
               // Reduce entropy during NOPs or idle cycles
               if (entropy score out > 8'h00)
                   entropy score out <= entropy score out - 8'h01;</pre>
           end
       end
   end
endmodule
// Chaos Detector Module (Simplified Placeholder)
// Features:
// - Simulates a rising "chaos score" based on unexpected events.
// - This is a conceptual module, representing system instability.
// -----
module chaos detector(
   input wire clk,
   input wire reset,
   input wire branch mispredicted, // Example: Branch misprediction
contributes to chaos (from MEM/WB)
   input wire [3:0] mem access addr, // Example: Erratic memory access
patterns (from MEM)
   input wire [3:0] data mem read data, // Example: Unexpected data values
(from MEM)
   output reg [15:0] chaos score out // 16-bit output
);
   // Placeholder: Chaos score increases with mispredictions and erratic
behavior.
   // In a real system, this would be from complex monitoring.
    always @(posedge clk or posedge reset) begin
       if (reset) begin
           chaos score out <= 16'h0000;
       end else begin
           if (branch mispredicted) begin
               chaos score out <= chaos score out + 16'h0100; //</pre>
Significant jump for misprediction
           end
```

```
// This is purely illustrative and would need robust detection
logic
           // Example: Accessing a forbidden address or unusual data for
an address
           if (mem access addr == 4'hF && data mem read data == 4'h5)
begin // Specific "bad" read pattern
               chaos score out <= chaos score out + 16'h0050;
           end
           // Gradually decay chaos over time if no new events
           if (chaos score out > 16'h0000) begin
               chaos score out <= chaos score out - 16'h0001;
           end
       end
   end
endmodule
// Pattern Detector Module (Conceptual Higher-Order Descriptor Example)
// Enhanced Features:
// - Stores a deeper history of ALU flags using shift registers.
// - Detects MULTIPLE specific "anomalous" patterns across history.
// - Outputs a single "anomaly detected" flag if ANY pattern matches.
module pattern detector(
   input clk,
    input reset,
   // Current flags represent the flags from the *current* cycle's ALU
output (EX stage)
   input wire zero flag current,
    input wire negative flag current,
    input wire carry flag current,
   input wire overflow flag current,
   output reg anomaly detected out // Output a 1-bit anomaly flag (renamed
to match AHO)
);
   // History depth: We'll store current and previous 2 cycles for 3-cycle
total view
   parameter HISTORY DEPTH = 3; // For 3 cycles of data (current, prev1,
prev2).
   // Shift registers for ALU flags
   reg [HISTORY DEPTH-1:0] zero flag history;
   reg [HISTORY DEPTH-1:0] negative_flag_history;
   reg [HISTORY DEPTH-1:0] carry flag history;
   reg [HISTORY DEPTH-1:0] overflow flag history;
   always @(posedge clk or posedge reset) begin
       if (reset) begin
           zero flag history <= 'b0;</pre>
           negative flag history <= 'b0;</pre>
           carry_flag_history <= 'b0;</pre>
           overflow flag history <= 'b0;</pre>
           anomaly detected out <= 1'b0;</pre>
       end else begin
           // Shift in current flags, pushing older flags out
```

// Simulate some "erratic" memory access contributing to chaos

```
zero_flag_history <= {zero_flag_history[HISTORY DEPTH-2:0],</pre>
zero flag current};
           negative flag history <= {negative flag history[HISTORY DEPTH-
2:0], negative_flag_current};
           carry_flag_history <= {carry_flag_history[HISTORY DEPTH-2:0],</pre>
carry flag current);
           overflow flag history <= {overflow flag history[HISTORY DEPTH-
2:0], overflow flag current};
           // Define Multiple Anomalous Patterns (using current, prev1,
prev2 flags)
           // Access: {flag history[0]} is current, {flag history[1]} is
prev1, {flag history[2]} is prev2
           wire pattern1 match;
           wire pattern2 match;
           // Pattern 1: (Prev2 Zero=0, Prev1 Negative=1, Current Carry=1)
           // A pattern that might indicate a specific arithmetic flow
leading to a problem
           pattern1 match = (!zero flag history[2]) &&
(negative flag history[1]) && (carry flag history[0]);
           // Pattern 2: (Prev2 Carry=1, Prev1 Overflow=0, Current Zero=0)
           // A pattern that might indicate an unexpected sequence of
flags related to overflow/zero conditions
           pattern2 match = (carry flag history[2]) &&
(!overflow flag history[1]) && (!zero flag history[0]);
           // If ANY defined pattern matches, assert anomaly detected
           anomaly detected out <= pattern1 match || pattern2 match;</pre>
       end
   end
endmodule
// -----
// File: fsm entropy overlay.v
// Module: fsm entropy overlay
// Description: Implements an entropy-aware FSM for adaptive hazard
management,
               integrating ML-predicted actions, internal hazard flags,
//
//
               and an internal entropy score. It outputs control signals
               (STALL, FLUSH, LOCK) and logs entropy at state transitions.
//
//
               This module acts as a bridge for visual inspection and
runtime
//
              override debugging.
module fsm entropy overlay(
                                  // Clock signal
   input wire clk,
   input wire rst n,
                                  // Active low reset
   input wire [1:\overline{0}] ml predicted action, // 2-bit input from ML (00=OK,
01=STALL, 10=FLUSH, 11=LOCK)
   input wire [7:0] internal entropy score, // 8-bit internal entropy
score (from QED)
   input wire internal_hazard_flag, // 1-bit hazard detected by AHO or
traditional CPU logic (consolidated)
    // START OF ADDED PARTS: Analog Override Inputs
   input wire analog lock override, // Active high signal from analog
controller for LOCK OUT
```

```
input wire analog flush override, // Active high signal from analog
controller for FLUSH OUT
   // END OF ADDED PARTS
    // START OF ADDED PARTS: New input for classified entropy level and
Quantum Override
    input wire [1:0] classified entropy level, // 2-bit input from
entropy trigger decoder
    input wire quantum override signal, // 1-bit input from quantum
override circuit
   input wire [2:0] instr type, // NEW: 3-bit instruction type (000=ALU,
001=LOAD, 010=STORE, 011=BRANCH, 100=JUMP)
    // END OF ADDED PARTS
   output reg [1:0] fsm state, // 2-bit FSM output: 00=OK, 01=STALL,
10=FLUSH, 11=LOCK
   output reg [7:0] entropy_log_out, // 8-bit pass-through or masked
entropy snapshot at transition
    output reg [2:0] instr type log out // NEW: Logged instruction type at
transition
);
    // FSM States
    parameter STATE OK = 2'b00; // Normal operation, no hazard
    parameter STATE STALL = 2'b01; // Pipeline stall
    parameter STATE FLUSH = 2'b10; // Pipeline flush
   parameter STATE LOCK = 2'b11; // Critical system lock (triggered by ML
OVERRIDE or severe anomaly)
    // Entropy Threshold for False Negative Simulation
    // If entropy is very high, even if ML says OK, we trigger a STALL.
   parameter ENTROPY HIGH THRESHOLD = 8'd180; // Threshold for triggering
STALL on ML OK
    // Parameters for classified entropy level
    parameter ENTROPY LOW = 2'b00;
   parameter ENTROPY MID
                              = 2'b01;
   parameter ENTROPY CRITICAL = 2'b10;
    // Parameters for instr type
   parameter INSTR TYPE ALU = 3'b000;
   parameter INSTR TYPE LOAD = 3'b001;
   parameter INSTR TYPE STORE = 3'b010;
   parameter INSTR TYPE BRANCH = 3'b011;
   parameter INSTR TYPE JUMP = 3'b100;
   // 3'b101-3'b111 are RESERVED / Other
   reg [1:0] current state;
    reg [1:0] next state;
   // --- State Register: Synchronous update, Asynchronous active-low
reset ---
   // This block updates the 'current state' on the positive clock edge.
    // An asynchronous, active-low reset (`rst n`) forces the FSM to
STATE OK.
    always @(posedge clk or negedge rst n) begin
        if (!rst n) begin // If reset is active (low)
            current_state <= STATE_OK; // Reset to the OK state</pre>
            entropy \log out <= 8'h\overline{00}; // Reset \log output
            instr type log out <= 3'b000; // Reset instr type log</pre>
        end else begin
```

```
current state <= next state; // Otherwise, update state on</pre>
clock edge
            // Log entropy and instruction type on state transition
            // This captures the entropy score and instruction type right
before the new state is adopted.
            if (next state != current state) begin
                entropy log out <= internal entropy score;</pre>
                instr type log out <= instr type;</pre>
            end else begin
                entropy_log_out <= 8'h00; // Clear log if no transition to</pre>
indicate stable state
                instr_type_log_out <= 3'b000; // Clear instr type log</pre>
            end
        end
    end
    // --- Next State Logic: Combinational ---
    // This block determines the 'next state' based on the 'current state'
and inputs.
    // It's combinational logic, reacting immediately to input changes.
    always @(*) begin
       next_state = current_state; // Default: stay in current state
(unless a transition condition is met)
        // Priority 0: Quantum Override (Highest Possible Priority)
        // A quantum override signal signifies the most fundamental system
integrity issue
        // (e.g., entanglement collapse due to extreme noise/decoherence).
        \ensuremath{//} This should immediately force a LOCK state, overriding all other
conditions.
        if (quantum override signal) begin
           next state = STATE LOCK;
        end else if (analog lock override) begin // Priority 1: Analog
LOCK OUT (Next Highest Priority)
            next state = STATE LOCK; // Force system to LOCK state
        end else if (analog flush override) begin // Priority 2: Analog
FLUSH OUT (Third Highest Priority)
            next_state = STATE_FLUSH; // Force a pipeline flush
        end else begin
            // Priority 3: Classified Entropy Level & Instruction Type
Specific Rules
            // This tier incorporates more nuanced, context-aware
decisions.
            case (classified entropy level)
                ENTROPY CRITICAL: begin
                    // If entropy is CRITICAL, this is a strong indicator
of instability.
                    // React aggressively based on instruction type.
                    case (instr type)
                        INSTR TYPE BRANCH, INSTR TYPE JUMP: next state =
STATE STALL; // BRANCH/JUMP on CRITICAL -> aggressive STALL
                        INSTR TYPE LOAD, INSTR TYPE STORE: next state =
STATE FLUSH; // LOAD/STORE on CRITICAL -> FLUSH (data integrity risk)
                        INSTR TYPE ALU: begin
                            if (internal hazard flag) next state =
STATE STALL; // ALU on CRITICAL, only STALL if AHO reports hazard
                            else next_state = current state; // Otherwise,
lenient if no other specific trigger
                        end
```

```
default: next state = STATE FLUSH; // Default to
flush for unknown/reserved types on critical entropy
                    endcase
                end
                ENTROPY MID: begin
                    // If entropy is MID, we're watchful. React less
aggressively, but still cautious.
                    case (instr type)
                        INSTR TYPE BRANCH, INSTR TYPE JUMP: begin
                            if (current_state == STATE_OK) next_state =
STATE STALL; // Only STALL if currently OK
                            else next_state = current state; // Otherwise,
maintain current non-OK state
                        end
                        INSTR TYPE LOAD, INSTR TYPE STORE: begin
                           if (current_state == STATE_OK || current state
== STATE STALL) next state = STATE STALL; // Prefer STALL on MID for mem
ops
                            else next state = current state;
                        end
                        INSTR TYPE ALU: begin
                           if (internal hazard flag) next state =
STATE STALL; // Only STALL if AHO reports hazard
                           else next_state = current_state; // Otherwise,
remain lenient
                        end
                        default: begin // For unknown/reserved types on MID
entropy
                           if (internal hazard flag && current state ==
STATE OK) next state = STATE_STALL;
                            else next state = current state;
                        end
                    endcase
                end
                default: begin // ENTROPY LOW (2'b00) or any unused 2'b11
encoding for classified entropy level
                    // If entropy is LOW (or unclassified/reserved),
proceed to evaluate ML predictions and internal hazards
                    // This is the default path when no critical entropy or
specific instruction type overrides are active.
                    case (current state)
                        STATE OK: begin
                            // From OK state, ML predictions or internal
hazards can trigger transitions.
                            case (ml predicted action)
                                STATE STALL: next state = STATE STALL; //
ML predicts STALL
                                STATE FLUSH: next state = STATE FLUSH; //
ML predicts FLUSH
                                STATE LOCK: next state = STATE LOCK; //
ML predicts OVERRIDE -> LOCK
                                default: begin // This 'default' handles
2'b00 (OK) or any other unexpected ML input
                                    // Bonus Detail: Simulate a false
negative with entropy override
                                    if (ml predicted action == STATE OK &&
internal entropy score > ENTROPY HIGH THRESHOLD) begin
                                       next state = STATE STALL; // High
internal entropy overrides ML OK, triggers STALL
                                    end else if (internal hazard flag)
begin
```

```
next state = STATE STALL; //
Traditional/combined hazard -> STALL
                                    end else begin
                                        next state = STATE OK; // No ML
action, no internal hazard, low entropy -> Stay OK
                                    end
                                end
                            endcase
                        end
                        STATE_STALL: begin
                            /\overline{/} From STALL state, ML can escalate to
FLUSH/LOCK, or de-escalate to OK.
                            case (ml predicted action)
                                STATE FLUSH: next state = STATE FLUSH; //
ML predicts FLUSH (escalate)
                                STATE LOCK: next state = STATE LOCK;
ML predicts OVERRIDE -> LOCK
                                default: begin // Handles ML OK (00) or ML
STALL (01) or other unexpected
                                    if (ml_predicted action == STATE OK &&
!internal hazard flag && internal entropy score <= ENTROPY HIGH THRESHOLD)
begin
                                        next state = STATE OK; // ML
predicts OK, no internal hazard, low entropy -> Return to OK
                                    end else begin
                                        next state = STATE STALL; //
Otherwise, remain stalled (ML still recommends STALL or hazard persists)
                                    end
                                end
                            endcase
                        end
                        STATE FLUSH: begin
                            // From FLUSH state, ML can escalate to LOCK,
or de-escalate to STALL/OK.
                            case (ml predicted action)
                                STATE LOCK: next state = STATE LOCK; // ML
predicts OVERRIDE -> LOCK
                                default: begin // Handles ML OK (00), ML
STALL (01), ML FLUSH (10), or other unexpected
                                     if (ml predicted action == STATE OK &&
!internal hazard flag && internal entropy score <= ENTROPY HIGH THRESHOLD)
begin
                                        next state = STATE OK; // ML
predicts OK, no internal hazard, low entropy -> Return to OK
                                    end else if (ml predicted action ==
STATE STALL) begin
                                         next state = STATE STALL; // ML
predicts STALL -> Transition to STALL after flush
                                    end else begin
                                        next state = STATE FLUSH; //
Otherwise, remain flushing (e.g., ML insists FLUSH, or unexpected input)
                                     end
                                end
                            endcase
                        end
                        STATE LOCK: begin
                            // Once in LOCK, the FSM is designed to remain
in LOCK.
```

```
// Exiting LOCK state requires an explicit
external hardware reset (rst n).
                        next state = STATE LOCK;
                      end
                      default: next state = STATE OK; // Fallback for
undefined 'current state' (should not happen in synthesizable code)
               end // END of default for classified entropy level
       end // END of 'else' for quantum/analog override
   // --- Output Logic: Combinational ---
   // The 'fsm state' directly reflects the 'current state' of the FSM.
   // This provides the primary control signal to the pipeline.
   always @(*) begin
       fsm state = current state;
   end
endmodule
______
// ARCHON HAZARD OVERRIDE UNIT (AHO) - Integrated and Enhanced
// Purpose: This module implements the Archon Hazard Override (AHO) unit,
          responsible for detecting hazardous internal states and
generating
         override signals (flush, stall) for the CPU pipeline.
//
//
// Key Enhancements:
// 1. Direct incorporation of 'cache miss rate tracker' as a primary input.
// 2. Implementation of 'fluctuating impact' for various metrics through
// dynamic weighting, controlled by an external 'ml predicted action'.
// 3. A sophisticated rule-based decision engine for hazard mitigation,
// combining dynamically weighted scores with fixed-priority anomaly
detection.
// This version is designed to provide 'override flush sig' and
'override stall sig'
// to the Probabilistic Hazard FSM, rather than direct pipeline control.
______
module archon hazard override unit (
   input logic
   input logic
                             rst n, // Active low reset
   // Core Hazard Metrics (now adapted to 8-bit where needed, Chaos is 16-
bit.)
   input logic [7:0]
                            internal entropy score val, // From QED
(Quantum Entropy Detector) - 8-bit
   input logic [15:0]
                            chaos score val,
                                                       // From CD
(Chaos Detector) - 16-bit
   input logic
                            anomaly detected val, // From Pattern
Detector (high, fixed impact)
   // Performance/System Health Metrics (now adapted to 8-bit where
needed)
```

```
input logic [7:0]
                             branch miss rate tracker, // Current
branch miss rate (from BTB or PMU) - 8-bit
   input logic [7:0] cache_miss_rate_tracker,
                                                         // NEW: Current
cache miss rate (from Data Memory/Cache) - 8-bit
   input logic [7:0] exec pressure tracker,
                                                         // Current
execution pressure (e.g., pipeline fullness) - 8-bit
   // Input from external ML model for dynamic weighting/context
   // This input dictates the current 'risk posture' or 'mode' for hazard
detection.
   // Examples: 2'b00=Normal, 2'b01=MonitorRisk, 2'b10=HighRisk,
2'b11=CriticalRisk
   input logic [1:0]
                              ml predicted action,
   // Dynamically scaled thresholds for the combined hazard score
(adjusted for new total score range)
   // These thresholds would typically be provided by an external control
unit or derived
   // from system-wide context/ML predictions, scaled appropriately for
'total combined hazard score'.
   input logic [20:0]
                              scaled flush threshold,
                                                         // If combined
score > this, consider flush
   input logic [20:0]
                             scaled stall threshold, // If combined
score > this, consider stall
   // Outputs to CPU pipeline control (specifically for Probabilistic
Hazard FSM or main control)
   output logic
                              override flush sig,
                                                         // Request for
CPU pipeline flush
                                                         // Request for
   output logic
                             override stall sig,
CPU pipeline stall
   output logic [1:0] hazard_detected_level // Severity:
00=None, 01=Low, 10=Medium, 11=High/Critical
   // --- Internal Signals for Dynamic Weight Assignment (Fluctuating
Impact) ---
   // These 4-bit weights (0-15) are dynamically adjusted based on
'ml predicted action'.
   // They amplify or de-emphasize the impact of each raw metric on the
total hazard score.
   logic [3:0] W entropy;
   logic [3:0] W chaos;
   logic [3:0] W branch;
   logic [3:0] W cache;
   logic [3:0] W exec;
   // --- Internal Signals for Weighted Scores ---
   // Individual weighted scores are calculated by multiplying raw scores
by weights.
   // Max product for 8-bit \star 4-bit: 255 \star 15 = 3825. A 12-bit register is
sufficient.
   // Max product for 16-bit * 4-bit: 65535 * 15 = 983025. A 20-bit
register is sufficient.
   logic [11:0] weighted entropy score; // 8-bit val * 4-bit weight ->
12-bit
   logic [19:0] weighted chaos score; // 16-bit val * 4-bit weight ->
   logic [11:0] weighted branch miss score; // 8-bit val * 4-bit weight ->
12-bit
```

```
logic [11:0] weighted cache miss score; // 8-bit val * 4-bit weight ->
12-bit
    logic [11:0] weighted exec pressure score; // 8-bit val * 4-bit weight
-> 12-bit
    // --- Total Combined Hazard Score ---
    // Sum of all weighted scores.
    // Max sum: (3 * 3825) + (2 * 983025) = 11475 + 1966050 = 1977525.
    // A 21-bit register is sufficient (max value 2097151).
    logic [20:0] total combined hazard score; // Adjusted to 21-bit
    // --- Output Registers (for synchronous outputs) ---
    reg reg override flush sig;
    reg reg override stall sig;
    reg [1:0] reg hazard detected level;
    // --- Clocked Logic for Output Registers ---
    always @(posedge clk or negedge rst n) begin
        if (!rst n) begin
            reg_override_flush_sig
                                         <= 1'b0;
            reg_override_stall_sig
                                        <= 1'b0;
            reg hazard detected level <= 2'b00; // No hazard detected by
default
        end else begin
            // Update output registers with combinational logic's current
state
            reg_override_flush_sig
reg_override_stall_sig <= override_flush_sig;
reg_override_stall_sig;
            reg hazard detected level <= hazard detected level;
        end
    end
    // --- Combinational Logic for Dynamic Weight Assignment (Fluctuating
Impact) ---
    // This block determines the importance (weights) of each metric based
    // 'ml predicted action', allowing the system to adapt its sensitivity.
    always @(*) begin
        case (ml predicted action)
            2'b00: begin // Normal Operation: Balanced weights, general
monitoring
                W entropy = 4'd8;
                                    // Moderate impact for entropy/chaos
                \overline{W} chaos = 4'd7;
                \overline{W} branch = 4'd5;
                                     // Moderate for branch/cache misses
(performance indicators)
                W cache = 4'd6;
                W = xec = 4'd4;
                                     // Lower for execution pressure
            end
            2'b01: begin // Monitor Risk: Increased focus on anomaly/chaos
indicators
                W entropy = 4'd10; // Higher impact for entropy/chaos
                \overline{W} chaos = 4'd9;
                \overline{W} branch = 4'd7;
                                     // Slightly increased for branch/cache
misses
                W cache
                          = 4'd8;
                          = 4'd3; // Reduced emphasis on exec pressure
                W exec
            end
            2'b10: begin // High Risk: Strong emphasis on potential
security/stability issues
                W entropy = 4'd12; // Significantly higher impact for
entropy/chaos
```

```
W chaos = 4'd11;
                \overline{W} branch = 4'd9;
                                     // Substantially increased for
branch/cache misses (could indicate attack)
                W_{\text{cache}} = 4'd10;
W_{\text{exec}} = 4'd2; // Minimal emphasis on general
performance for immediate risk
            end
            2'b11: begin // Critical Risk: Maximum sensitivity for all
hazard indicators
                W_entropy = 4'd15; // Max impact
                 \overline{W} chaos = 4'd15; // Max impact
                W_branch = 4'd13; // Very high impact
                W_cache = 4'd14; // Very high impact
W_exec = 4'd1; // Almost no impact for exec pressure,
focus is on stopping threat
            default: begin // Defensive default: Fallback to normal
operation weights
               W entropy = 4'd8; W chaos = 4'd7; W branch = 4'd5; W cache
= 4'd6; W exec = \overline{4}'d4;
            end
        endcase
    end
    // --- Combinational Logic for Weighted Score Calculation (Dynamic
Weighted Sum) ---
    // Each raw score is multiplied by its dynamically determined weight.
    assign weighted entropy score = internal entropy score val *
    assign weighted chaos score = chaos score val * W chaos;
    assign weighted branch miss score = branch miss rate tracker *
W branch;
    assign weighted cache miss score
                                        = cache miss rate tracker *
W cache; // NEW: Cache miss included
    assign weighted exec pressure score = exec pressure tracker * W exec;
    // The total combined hazard score aggregates all weighted metric
impacts.
    assign total combined hazard score =
        weighted entropy score +
        weighted chaos score +
        weighted branch miss score +
        weighted cache miss score +
        weighted exec pressure score;
    // --- Combinational Logic for Override Signals (Multi-dimensional Rule
Engine) ---
    // This block implements the decision logic, prioritizing different
hazard indicators.
    always @(*) begin
        override flush sig = 1'b0;
        override stall sig = 1'b0;
        hazard detected level = 2'b00; // Default to no hazard
        // Rule 1: High-priority anomaly detection (Pattern Detector)
        // If an anomaly is detected, this should trigger a flush
immediately,
        // regardless of the combined hazard score, as it signifies a
critical state.
        if (anomaly detected val) begin
            override flush sig = 1'b1;
```

```
hazard detected level = 2'b11; // Critical
       end else begin
           // Rule 2: Evaluate based on combined hazard score against
dynamic thresholds
           if (total combined hazard score > scaled flush threshold) begin
               override flush sig = 1'b1;
               hazard detected level = 2'b10; // Medium to High (depending
on threshold severity)
           end else if (total combined hazard score >
scaled stall threshold) begin
               override stall sig = 1'b1;
               hazard detected level = 2'b01; // Low to Medium
           end else begin
               // No significant hazard detected by AHO's scoring system
               override_flush_sig = 1'b0;
               override stall sig = 1'b0;
               hazard detected level = 2'b00; // None
           end
       end
   end
   // Outputs are registered, so assign the internal registered signals
    // These outputs directly drive the next stage (the new FSM)
   // No need for separate output assigns here since they are declared as
logic within the module
   // and directly assigned in the always comb block and then registered.
   // Remove the previous 'assign override flush sig out =
reg override flush sig;' style lines.
endmodule
// -----
// NEW: Entropy Control Logic Module
// Features:
// - Directly uses the 16-bit external entropy input from
'entropy bus.txt'.
// - Applies simple, configurable thresholds to generate stall/flush
// - This module provides the *base* entropy-driven control signals.
// These can then be modulated by ML and chaos predictors in the main
CPU.
______
module entropy control logic(
   input wire [15:0] external entropy in, // 16-bit external entropy from
entropy bus.txt
   output wire entropy stall,
                                      // Assert to signal a basic
entropy-induced stall
                              // Assert to signal a basic
   output wire entropy flush
entropy-induced flush
);
    // Define entropy thresholds for stall and flush
   // These values are for a 16-bit (0-65535) entropy input.
   parameter ENTROPY STALL THRESHOLD = 16'd10000; // Example: Below
10000, consider stalling
   parameter ENTROPY FLUSH THRESHOLD = 16'd50000; // Example: Above 50000,
consider flushing
   assign entropy stall = (external entropy in < ENTROPY STALL THRESHOLD);
    assign entropy flush = (external entropy in > ENTROPY FLUSH THRESHOLD);
```

```
//
______
// Pipeline CPU Core (INTEGRATED VERSION)
// Combines all previously defined modules and orchestrates their
interactions.
______
module pipeline cpu(
   input wire clk,
   input wire reset, // Active high reset (converts to active low for some
modules)
   input wire [15:0] external_entropy_in, // Input from entropy_bus.txt
(for Entropy Control Logic)
   input wire [1:0] ml predicted action, // ML model's predicted action
for AHO and FSM
   // START OF ADDED PARTS: Analog Override Inputs for pipeline cpu and
Quantum Override
   input wire analog lock override in, // From top-level analog
controller
   input wire analog flush override in, // From top-level analog
controller
   input wire quantum override signal in, // NEW: Quantum override signal
from Qiskit simulation
   // END OF ADDED PARTS
                                     // For debugging: current PC
   output wire [3:0] debug_pc,
output wire [15:0] debug instr,
   output wire [3:0] debug pc,
                                     // For debugging: current
instruction
   output wire debug stall,
                                     // For debugging: indicates
pipeline stall
   output wire debug flush,
                                     // For debugging: indicates
pipeline flush
   output wire debug lock,
                                     // For debugging: indicates system
   output wire [7:0] debug fsm entropy log, // For debugging: entropy
value logged by new FSM
   output wire [2:0] debug fsm instr type log // NEW: Debug output for
logged instruction type
);
   // --- Active Low Reset for Modules that use it ---
   wire rst n = ~reset;
   // --- Internal Wires & Registers for Pipeline Stages ---
   // IF Stage
   reg [3:0] pc_reg;
   wire [15:0] if instr; // Instruction fetched
   wire [3:0] if pc plus 1; // Changed to +1 as PC is 4-bit, not byte-
addressed
   wire [3:0] next pc; // The next PC to load into pc reg
   // IF/ID Pipeline Register
   reg [3:0] if id pc plus 1 reg; // For branch target calc and next PC
   reg [15:0] if_id_instr_reg; // Instruction for ID stage
```

```
// ID Stage
    wire [3:0] id pc plus 1;
    wire [15:0] id instr;
    wire [3:0] id operand1;
    wire [3:0] id operand2;
    wire [2:0] id_rs1_addr;
    wire [2:0] id_rs2_addr;
    wire [2:0] id rd addr;
    wire [2:0] id_alu_op;
                                  // Decoded ALU operation
    wire [3:0] id_immediate;
                                  // Sign-extended immediate value
(simplified 3-bit imm to 4-bit)
    wire id_reg_write_enable;
                                  // Write enable for RegFile
    wire id_mem_read_enable; // Read enable for Data Memory wire id_mem_write_enable; // Write enable for Data Memory wire id_is_branch_inst:
    wire id_is_branch_inst;
                                  // Decoded as a branch instruction
    wire id_is_jump_inst;
                                  // Decoded as a jump instruction
    wire [3:0] id_branch_target; // Branch target from instruction
(simplified 3-bit to 4-bit)
    // START OF ADDED PARTS: Wire for mapped instruction type
    wire [2:0] instr type to fsm wire;
    // END OF ADDED PARTS
    // ID/EX Pipeline Register
    reg [3:0] id ex pc plus 1 reg;
    reg [3:0] id_ex_operand1 reg;
    reg [3:0] id ex operand2 reg;
    reg [2:0] id ex rd addr reg;
    reg [2:0] id ex alu op reg;
    reg id ex reg write enable reg;
    reg id ex mem read enable reg;
    reg id ex mem write enable reg;
    reg id ex is branch inst reg;
    reg id ex is jump inst reg;
    reg [3:0] id ex branch target reg;
    reg [15:0] id ex instr reg; // For Quantum Entropy Detector
    // EX Stage
    wire [3:0] ex alu operand1; // Could be forwarded value
    wire [3:0] ex_alu_operand2; // Could be forwarded value (for ALU
computation or mem write data)
    wire [3:0] ex alu result;
    wire ex zero flag;
    wire ex negative flag;
    wire ex carry flag;
    wire ex overflow flag;
    wire [2:0] ex rd addr;
    wire ex reg write enable;
    wire ex mem read enable;
    wire ex mem write enable;
    wire ex is branch inst;
    wire ex is jump inst;
    wire [3:0] ex branch target; // Target for actual branch
    wire [3:0] ex branch pc; // PC of the branch instruction itself for
misprediction check
    // EX/MEM Pipeline Register
    reg [3:0] ex mem alu result reg;
    reg [3:0] ex mem mem write data reg; // Value to write to Data Memory
    reg [2:0] ex mem rd addr reg;
```

```
reg ex mem reg write enable reg;
    reg ex mem mem read enable reg;
    reg ex mem mem write enable reg;
    reg ex mem_is_branch_inst_reg; // Branch instruction flag
    reg ex_mem_is_jump_inst_reg;  // Jump instruction flag
    reg [3:0] ex mem pc plus 1 reg; // PC + 1 from IF stage
    reg [3:0] ex_mem_branch_target_reg; // Branch target from instruction reg [3:0] ex_mem_branch_pc_reg; // PC of the branch instruction in EX
stage
    // MEM Stage
   wire [3:0] mem_read_data;
wire [3:0] mem_alu_result;
wire [2:0] mem_rd_addr;
wire mem_reg_write_enable;

wire mem_reg_write_enable;

// RegFile write enable
// Data Memory read enable
// Data Memory write enable
                                    // ALU result passed from EX/MEM
    wire [3:0] mem mem addr;
                                   // Address for Data Memory (ALU result)
    wire [3:0] branch resolved pc; // PC of resolved branch (from EX/MEM
   wire [3:0] branch resolved target pc; // Actual target of resolved
branch
    // MEM/WB Pipeline Register
    reg [3:0] mem wb write data reg; // Data to write to RegFile (ALU
result or MemRead data)
    reg [2:0] mem wb rd addr reg; // Destination register address
    reg mem wb reg write enable reg; // RegFile write enable
    // WB Stage
    wire [3:0] wb write data; // Final data for RegFile write
                                   // Final destination register
    wire [2:0] wb rd addr;
    wire wb reg write enable;
                                    // Final RegFile write enable
    // --- Pipeline Control Signals ---
    wire pipeline stall; // Overall stall signal
    wire pipeline flush; // Overall flush signal
    // For simplicity, tracking rough execution pressure: number of active
instructions
    reg [7:0] exec pressure counter; // Example: count of non-NOPs in
flight (simplified)
    reg [7:0] cache miss rate dummy; // Placeholder for actual cache miss
rate. Assume 0-255 scaling.
    // AHO internal hazard signals (outputs from AHO)
    wire aho override flush req;
    wire aho override stall req;
    wire [1:0] aho hazard level;
    // Consolidated internal hazard flag for the new FSM
    wire new fsm internal hazard flag;
    wire [1:0] new fsm control signal; // Output from the new entropy-aware
FSM
    wire [7:0] new_fsm_entropy_log;  // Entropy log from the new FSM
wire [2:0] new_fsm_instr_type_log; // NEW: Instruction type log from
the new FSM
```

```
// Dummy values for AHO thresholds (these would come from ML inference)
    // Updated to match the 21-bit total_combined_hazard_score
    localparam AHO SCALED FLUSH THRESH = 21'd1000000; // Example: approx
halfway of max score
    localparam AHO SCALED STALL THRESH = 21'd500000; // Example: approx
quarter of max score
    // START OF ADDED PARTS: Wire for classified entropy level
    wire [1:0] classified entropy level wire;
    // END OF ADDED PARTS
    // --- Instantiate Sub-modules ---
    // Instruction Memory
    instruction ram i imem (
        .clk(clk),
        .reset(reset),
        .pc in(pc reg),
        .instr opcode(if instr)
    );
    // Register File
    register file i regfile (
        .clk(clk),
        .reset(reset),
        .regfile write enable(wb reg write enable),
        .write addr(wb rd addr),
        .write data(wb write data),
        .read addr1(id rs1 addr),
        .read addr2(id rs2 addr),
        .read data1(id operand1),
        .read data2(id operand2)
    );
    // ALU Unit
    alu unit i alu (
        .alu operand1(ex alu operand1),
        .alu operand2(ex alu operand2),
        .alu op(id ex alu op reg),
        .alu result(ex alu result),
        .zero flag(ex zero flag),
        .negative_flag(ex_negative_flag),
        .carry flag(ex carry flag),
        .overflow flag(ex overflow flag)
    );
    // Data Memory
    data_mem i dmem (
        .clk(clk),
        .mem write enable (mem mem write enable),
        .mem read enable (mem mem read enable),
        .addr (mem mem addr),
        .write data(ex mem mem write data reg),
        .read data(mem_read_data)
    );
    // Branch Target Buffer
    wire [3:0] if btb predicted next pc; // From BTB prediction
                                  /\overline{/} From BTB prediction
    wire if btb predicted taken;
    branch target buffer i btb (
```

```
.clk(clk),
         .reset (reset),
         .pc in(pc reg), // Current PC to get prediction for
         .branch_resolved_pc(branch_resolved pc),
.branch_resolved_pc_valid(ex_mem_is_branch_inst_reg ||
ex_mem_is_jump_inst_reg), // Valid if it was a branch or jump
.branch_resolved_target_pc(branch_resolved_target_pc),
         .branch resolved taken(branch actual taken),
        .predicted next pc(if btb predicted next pc), // Output from BTB
for IF
        .predicted taken(if btb predicted taken) // Output from BTB for
ΙF
    );
    // Quantum Entropy Detector
    wire [3:0] qed instr opcode input; // Extracted opcode for QED
    assign qed instr opcode input = id ex instr reg[15:12]; // Assuming
opcode is 4 MSBs of ID/EX instruction
    wire qed reset = reset; // QED uses active high reset
    wire [7:\overline{0}] qed_entropy_score_out; // 8-bit output for AHO and new FSM
    quantum entropy detector i qed (
        .clk(clk),
        .reset(qed reset),
        .instr opcode (qed instr opcode input),
        .alu result(ex alu result),
        .zero flag(ex zero flag),
        .entropy score out(qed entropy score out)
    );
    // Chaos Detector
    wire cd reset = reset; // CD uses active high reset
    wire [15:0] cd chaos score out; // 16-bit output for AHO
    chaos detector i chaos detector (
        .clk(clk),
        .reset(cd reset),
        .branch mispredicted (branch mispredicted),
        .mem access addr(mem mem addr), // Address used in MEM stage
        .data mem read data(mem read data), // Data read in MEM stage
         .chaos_score_out(cd_chaos_score_out)
    );
    // Pattern Detector
    wire pd reset = reset; // PD uses active high reset
    wire pd anomaly detected out; // 1-bit output for AHO
    pattern detector i pattern detector (
         .clk(clk),
        .reset(pd_reset),
        .zero flag current(ex zero flag),
        .negative flag current (ex negative flag),
        .carry flag current (ex carry flag),
         .overflow flag current (ex overflow flag),
         .anomaly detected out(pd anomaly detected out)
    );
    // Archon Hazard Override Unit (AHO)
    archon hazard override unit i aho (
         .clk
                                       (rst n), // Active low reset
         .rst n
         .internal_entropy_score_val (qed_entropy_score_out), // Now 8-bit
         .chaos score val
                                      (cd chaos score out),
```

```
.anomaly detected val
                                   (pd anomaly_detected_out),
       .branch miss rate tracker
                                    (debug branch miss rate), // Use the
debug output for now (8-bit)
       .cache miss rate tracker
                                   (cache miss rate dummy), //
Placeholder (needs actual cache logic) (8-bit)
       .exec pressure tracker
                                  (exec pressure counter), // Use the
simplified counter (8-bit)
       .ml_predicted action
                                   (ml predicted action), // From top-
level input
       .scaled_flush_threshold
                                   (AHO SCALED FLUSH THRESH), // Fixed for
this example, or from ML
       .scaled stall threshold
                                    (AHO SCALED STALL THRESH), // Fixed for
this example, or from ML
       .override flush sig
                                   (aho override flush req), // Output to
new FSM
                                    (aho override stall req), // Output to
       .override stall sig
new FSM
                                    (aho hazard level) // For debug
       .hazard detected level
or other system management
   );
    // Instantiate entropy trigger decoder
   entropy trigger decoder i entropy decoder (
                                                 // Connect QED output to
       .entropy in(qed entropy score out),
decoder input
       .signal class(classified entropy level wire) // Output to new wire
   );
   // START OF ADDED PARTS: Map id opcode (4-bit) to instr type (3-bit)
   always @(*) begin
       case (id opcode)
           4'h1, 4'h2, 4'h3, 4'h6: instr type to fsm wire = 3'b000; //
ADD, ADDI, SUB, XOR -> ALU
           4'h4:
                                    instr type to fsm wire = 3'b001; // LD
-> LOAD
           4'h5:
                                   instr type to fsm wire = 3'b010; // ST
-> STORE
           4'h7:
                                   instr type to fsm wire = 3'b011; // BEQ
-> BRANCH
                                   instr type to fsm wire = 3'b100; //
JUMP -> JUMP
                                   instr type to fsm wire = 3'b111; //
           default:
Reserved/Other
       endcase
   end
   // END OF ADDED PARTS
   // NEW: Entropy-Aware FSM
   // Consolidate AHO's requests into a single internal hazard flag for
the new FSM
   assign new fsm internal hazard flag = aho override flush req ||
aho override stall req;
   fsm_entropy_overlay i_entropy_fsm (
       .clk(clk),
        .rst n(rst n), // Active low reset
        .ml predicted action(ml predicted action), // ML model's
prediction
```

```
.internal entropy score(qed entropy score out), // Entropy score
from QED
        .internal hazard flag(new fsm internal hazard flag),
        // START OF ADDED PARTS: Passing analog, quantum, and instruction
type inputs to FSM
        .analog lock override (analog lock override in),
        .analog flush override (analog flush override in),
        .classified entropy level(classified entropy level wire), // Pass
classified entropy level to FSM
       .quantum override signal(quantum override signal in), // Pass
quantum override signal to FSM
       .instr_type(instr_type_to_fsm_wire), // NEW: Pass mapped
instruction type to FSM
        // END OF ADDED PARTS
        .fsm state(new fsm control signal),
                                                      // Main pipeline
control output
        .entropy log out(new fsm entropy log),
                                                      // Debug output for
entropy logging
        .instr_type_log_out(new_fsm_instr_type_log) // NEW: Debug output
for instruction type logging
    // Entropy Control Logic (for external entropy input) - remains as a
separate "base" influence
    wire entropy ctrl stall;
    wire entropy ctrl flush;
    entropy control logic i entropy ctrl (
        .external entropy in (external entropy in),
        .entropy stall(entropy ctrl stall),
        .entropy flush(entropy ctrl flush)
    );
    // --- Pipeline Control Unit ---
   // Combines all stall/flush requests, now primarily driven by the new
entropy-aware FSM.
   // External entropy control acts as an additional independent trigger
for stall/flush.
    // Prioritize LOCK > FLUSH > STALL
    assign pipeline flush = (new fsm control signal == 2'b10) || // FSM
requests FLUSH
                            (new fsm control signal == 2'b11) || // FSM
requests LOCK (implies FLUSH)
                                                                     //
                            entropy ctrl flush;
External entropy requests FLUSH
    assign pipeline stall = (new fsm control signal == 2'b01) || // FSM
requests STALL
                            (new fsm control signal == 2'b11) || // FSM
requests LOCK (implies STALL)
                            entropy_ctrl_stall;
                                                                     //
External entropy requests STALL
    // --- Execution Pressure Counter (Simplified) ---
    // Increment if not a NOP, decrement if stall or flush occurs (rough
heuristic)
    always @(posedge clk or posedge reset) begin
        if (reset) begin
            exec_pressure counter <= 8'h0;</pre>
            cache miss rate dummy <= 8'h0; // Initialize dummy cache miss</pre>
rate
        end else if (pipeline flush) begin
```

```
exec pressure counter <= 8'h0; // Clear on flush
            cache miss rate dummy <= 8'h0; // Clear dummy cache miss rate</pre>
on flush
        end else if (pipeline stall) begin
            // Hold or slightly decrement
            exec pressure counter <= exec pressure counter;
            cache miss rate dummy <= cache miss rate dummy;</pre>
        end else begin
            // Assuming opcode 4'h9 is NOP
            if (if id instr reg[15:12] != 4'h9) begin // If instruction is
not NOP
                if (exec_pressure_counter < 8'hFF)</pre>
                    exec pressure counter <= exec pressure counter + 8'h1;</pre>
            end else begin
                if (exec pressure counter > 8'h0)
                    exec pressure counter <= exec pressure counter - 8'h1;</pre>
            end
            // Simulate a dummy cache miss rate that fluctuates
            if (\$urandom range(0, 100) < 5) begin // 5% chance to increase
                if (cache miss rate dummy < 8'hFF)
                    cache_miss_rate_dummy <= cache_miss_rate_dummy + 8'h1;</pre>
            end else if (\sqrt{surandom range}(0, 100) < 10) begin \frac{7}{10}% chance
to decrease
                if (cache miss rate dummy > 8'h0)
                    cache miss rate dummy <= cache miss rate dummy - 8'h1;</pre>
            end
        end
    end
    // --- IF Stage (Instruction Fetch) ---
    // PC calculation and instruction fetch
    assign if pc plus 1 = pc reg + 4'b0001; // Assuming PC increments by 1
per instruction
    // Next PC logic, considering branches, jumps, and pipeline hazards
    always @(*) begin
        next pc = if pc plus 1; // Default: increment PC
        // Branch/Jump override
        if (ex mem is jump inst reg) begin // Resolved Jump
            next pc = ex mem branch target reg;
        end else if (ex mem is branch inst reg) begin // Resolved Branch
            if (branch actual taken) begin
                next pc = ex mem branch target reg;
            end else begin // If not taken or mispredicted (predicted taken
but actually not taken)
                next pc = ex mem pc plus 1 reg; // Not taken, use PC+1 from
EX stage
        end else if (if btb predicted taken) begin // BTB Prediction
            next pc = if btb predicted next pc;
        end
        // Hazard overrides (new FSM has highest priority for pipeline
control)
        if (new fsm control signal == 2'b11) begin // LOCK state
            next pc = 4'h0; // Force PC to 0 on lock
        end else if (new_fsm_control_signal == 2'b10) begin // FLUSH state
            next pc = 4'h0; // Flush: reset PC to 0 or entry point
        end else if (new fsm control signal == 2'b01) begin // STALL state
```

```
next pc = pc reg; // Stall: keep current PC, refetch same
instruction
        end
        // If new fsm control signal is STATE OK (2'b00), no override, so
normal PC flow
    end
    // PC Register Update
    always @(posedge clk or posedge reset) begin
        if (reset) begin
            pc reg <= 4'h0;
        end else begin
            pc reg <= next pc;</pre>
        end
    end
    // IF/ID Pipeline Register
    always @(posedge clk or posedge reset) begin
        if (reset || pipeline flush) begin // Flush clears pipeline
registers
            if_id_pc_plus_1_reg <= 4'h0;</pre>
            if id instr reg <= 16'h0000; // NOP
        end else if (~pipeline stall) begin // Stall holds pipeline
registers
            if id pc plus 1 reg <= if pc plus 1;
            if id instr reg <= if instr;
        end
    end
    // --- ID Stage (Instruction Decode / Register Fetch) ---
    assign id pc plus 1 = if id pc plus 1 reg;
    assign id instr = if id instr reg;
    // Instruction Decode (simplified)
    // Assume common instruction format: [opcode (4)|rd (3)|rs1 (3)|rs2
(3) | imm (3) |
    // opcodes: 1=ADD, 2=ADDI, 3=SUB, 4=LD, 5=ST, 6=XOR, 7=BEQ, 8=JUMP,
9=NOP
    wire [3:0] id opcode = id instr[15:12];
    assign id rd addr = id instr[11:9];
    assign id rsl addr = id instr[8:6];
    assign id rs2 addr = id instr[5:3];
    assign id immediate = {1'b0, id instr[2:0]}; // Simplified: 3-bit
immediate, sign-extended to 4 bits
    // Determine control signals based on opcode (simplified)
    assign id_reg_write_enable = (id opcode == 4'h1 || id opcode == 4'h2 ||
id opcode == \overline{4} \cdot h3 \mid \mid
                                    id opcode == 4'h4 || id opcode == 4'h6 ||
id_opcode == 4'h0); // R0 is 0
    assign id mem read enable = (id opcode == 4'h4); // LD
    assign id_mem_write_enable = (id_opcode == 4'h5); // ST
    assign id is branch inst = (id opcode == 4'h7); // BEQ
    assign id_is_jump_inst
                               = (id opcode == 4'h8); // JUMP
    assign id_is_jump_inst = (id_opcode == 4'n8); // JUMP
assign id_branch_target = id_instr[3:0]; // Simplified: 4-bit
relative offset/absolute target
    // ALU opcodes (simplified mapping)
    always @(*) begin
        case (id opcode)
```

```
4'h1: id alu op = 3'b000; // ADD
            4'h2: id alu op = 3'b000; // ADDI (add immediate)
            4'h3: id_alu_op = 3'b001; // SUB
            4'h4: id alu op = 3'b000; // LD (for address calculation)
            4'h5: id alu op = 3'b000; // ST (for address calculation)
            4'h6: id alu op = 3'b100; // XOR
            4'h7: id alu op = 3'b001; // BEQ (for comparison: op1 - op2 == 
0)
            default: id alu op = 3'bXXX; // Undefined/NOP
        endcase
    end
    // --- Hazard Detection and Forwarding (Simplified Data Hazards) ---
    // Detect RAW hazard between EX/MEM and ID (rs1/rs2)
    wire ex_mem_writes_to_rs1_id = ex_mem_reg_write_enable_reg &&
(ex_mem_rd_addr_reg == id_rs1_addr);
    wire ex_mem_writes_to_rs2_id = ex_mem_reg_write_enable_reg &&
(ex mem rd addr reg == id rs2 addr);
    // Detect RAW hazard between MEM/WB and ID (rs1/rs2)
    wire mem_wb_writes_to_rs1_id = mem_wb_reg_write_enable_reg &&
(mem_wb_rd_addr_reg == id_rs1_addr);
    wire mem_wb_writes_to_rs2_id = mem_wb_reg_write_enable_reg &&
(mem wb rd addr reg == id rs2 addr);
    // Forwarding logic (simplified: direct connection if hazard)
    wire [3:0] forward operand1;
    wire [3:0] forward operand2;
    assign forward operand1 = (ex mem writes to rs1 id && (id rs1 addr !=
3'b000)) ? ex mem alu result reg :
                                (mem wb writes to rs1 id && (id rs1 addr !=
3'b000)) ? mem wb write data reg :
                               id operand1; // Default to RegFile read
    assign forward operand2 = (ex mem writes to rs2 id && (id rs2 addr !=
3'b000)) ? ex mem alu result reg :
                                (mem wb writes to rs2 id && (id rs2 addr !=
3'b000)) ? mem wb write data reg :
                               id operand2; // Default to RegFile read
    // ID/EX Pipeline Register
    always @(posedge clk or posedge reset) begin
        if (reset || pipeline flush) begin
            id ex pc plus 1 reg <= 4'h0;
            id ex operand1 reg <= 4'h0;
            id ex operand2 reg <= 4'h0;</pre>
            id ex rd addr reg <= 3'h0;
            id ex alu op reg <= 3'h0;
            id ex reg write enable reg <= 1'b0;
            id ex mem read enable reg <= 1'b0;</pre>
            id ex mem write enable reg <= 1'b0;</pre>
            id ex is branch_inst_reg <= 1'b0;</pre>
            id ex is jump inst reg <= 1'b0;</pre>
            id_ex_branch_target_reg <= 4'h0;
id_ex_instr_reg <= 16'h0000; // NOP</pre>
        end else if (~pipeline_stall) begin
            id_ex_pc_plus_1_reg <= id_pc plus 1;</pre>
            // Select operand 2 based on instruction type (immediate or
register)
```

```
id ex operand1 reg <= forward operand1;</pre>
            id_ex_operand2_reg <= (id_opcode == 4'h2 || id_opcode == 4'h4</pre>
|| id opcode == 4'h5) ? id immediate : forward operand2;
            id_ex_rd_addr_reg <= id_rd_addr;</pre>
            id ex alu op reg <= id alu op;
            id ex reg write enable reg <= id reg write enable;
            id ex mem read enable reg <= id mem read enable;
            id ex mem write enable reg <= id mem write enable;
            id ex is branch inst reg <= id is branch inst;
            id_ex_is_jump_inst_reg <= id_is_jump_inst;</pre>
            id_ex_branch_target_reg <= id_branch_target;</pre>
            id ex instr reg <= id instr;
        end
    end
    // --- EX Stage (Execute) ---
    assign ex alu operand1 = id ex operand1 reg;
    assign ex_alu_operand2 = id_ex_operand2_reg; // This is the ALU's
second operand or store data
    assign ex rd addr = id ex rd addr reg;
    assign ex_reg_write_enable = id_ex_reg_write_enable reg;
    assign ex mem read enable = id ex mem read enable reg;
    assign ex_mem_write_enable = id_ex_mem_write_enable reg;
    assign ex is branch inst = id ex is branch inst reg;
    assign ex is jump inst = id ex is jump inst reg;
    assign ex branch target = id ex branch target reg;
    assign ex_branch_pc = id_ex_pc_plus_1_reg - 4'b0001; // PC of the
branch instruction itself
    // Calculate actual branch target: PC of branch instruction + branch
offset.
    wire [3:0] actual branch target calc;
    assign actual branch target calc = ex branch pc + ex branch target;
    // EX/MEM Pipeline Register
    always @(posedge clk or posedge reset) begin
        if (reset || pipeline flush) begin
            ex mem alu result reg <= 4'h0;
            ex mem mem write data reg <= 4'h0;
            ex mem rd addr reg <= 3'h0;
            ex mem reg write enable reg <= 1'b0;
            ex mem mem read enable reg <= 1'b0;
            ex mem mem write enable reg <= 1'b0;
            ex mem zero flag reg <= 1'b0;
            ex mem is branch inst reg <= 1'b0;
            ex mem is jump inst reg <= 1'b0;
            ex_mem_pc_plus 1 reg <= 4'h0;
            ex mem branch target reg <= 4'h0;
            ex mem branch pc reg <= 4'h0;
        end else if (~pipeline stall) begin
            ex mem alu result reg <= ex alu result;
            ex mem mem write data reg <= ex alu operand2; // For ST
instructions
            ex mem rd addr reg <= ex rd addr;
            ex mem reg write enable reg <= ex reg write enable;
            ex mem mem read enable reg <= ex mem read enable;
            ex_mem_mem_write_enable_reg <= ex_mem_write_enable;</pre>
            ex mem zero flag reg <= ex zero flag; // Pass zero flag for
branch check
            ex mem is branch inst reg <= ex is branch inst;
            ex mem is jump inst reg <= ex is jump inst;
```

```
ex mem pc plus 1 reg <= id ex pc plus 1 reg; // Pass PC+1 from
ID stage
            ex mem branch target reg <= actual branch target calc; //
Actual calculated target
            ex mem branch pc reg <= ex branch pc; // PC of the branch
instruction
    end
    // --- MEM Stage (Memory Access) ---
    assign mem_alu_result = ex_mem_alu_result_reg;
    assign mem_rd_addr = ex_mem_rd_addr_reg;
    assign mem reg write enable = ex mem reg write enable reg;
    assign mem_mem_read_enable = ex_mem mem read enable reg;
    assign mem mem write enable = ex mem mem write enable reg;
    assign mem mem addr = ex mem alu result reg; // ALU result is memory
address
    // Branch Resolution in MEM Stage
    assign branch_actual_taken = ex_mem_is_branch_inst_reg &&
ex mem zero flag reg; // BEQ taken if Zero flag is set
    assign branch resolved pc = ex mem branch pc reg;
    assign branch_resolved_target_pc = ex_mem_branch_target_reg;
    // Branch Misprediction Detection
    wire branch_mispredicted_local; // Local wire for branch misprediction
    assign branch mispredicted = branch mispredicted local; // Assign to
top-level wire
    always @(*) begin
        branch mispredicted local = 1'b0; // Default to no misprediction
        // Only check misprediction if it was a branch/jump instruction
that completed EX stage
        if (ex mem is branch inst reg || ex mem is jump inst reg) begin
            if (ex mem is branch inst reg) begin // Conditional branch
(BEQ)
                // Misprediction if predicted taken != actual taken
                // OR if predicted target != actual target (if taken)
                if (if btb predicted taken != branch actual taken) begin
                   branch mispredicted local = 1'b1;
                end else if (branch actual taken &&
(if btb predicted next pc != branch resolved target pc)) begin
                    branch mispredicted local = 1'b1;
            end else if (ex mem is jump inst reg) begin // Unconditional
jump
                // Misprediction if predicted target != actual target
                if (if btb predicted next pc != branch resolved target pc)
begin
                    branch mispredicted local = 1'b1;
                end
            end
        end
    end
    // For debugging branch miss rate
    reg [7:0] branch_miss_rate_counter;
    always @(posedge clk or posedge reset) begin
        if (reset) begin
            branch miss rate counter <= 8'h0;</pre>
```

```
end else if (branch mispredicted) begin
            if (branch miss rate counter < 8'hFF)</pre>
               branch miss rate counter <= branch miss rate counter +</pre>
8'h1;
       end else begin
            if (branch miss rate counter > 8'h0)
               branch miss rate counter <= branch miss rate counter -
8'h01; // Decay
       end
    end
    wire [7:0] debug branch miss rate = branch miss rate counter; // Output
for AHO and debug
    // MEM/WB Pipeline Register
    always @(posedge clk or posedge reset) begin
        if (reset || pipeline flush) begin
           mem_wb_write_data_reg <= 4'h0;</pre>
           mem wb rd addr reg <= 3'h0;
           mem wb reg write enable reg <= 1'b0;</pre>
        end else if (~pipeline stall) begin
           // Data to write back: from memory if Load, else from ALU
           mem wb write data reg <= (mem mem read enable) ? mem read data</pre>
: mem alu result;
           mem wb rd addr reg <= mem rd addr;</pre>
           mem wb reg write enable reg <= mem reg write enable;
       end
    end
    // --- WB Stage (Write Back) ---
    assign wb write data = mem wb write data reg;
    assign wb rd addr = mem wb rd addr reg;
    assign wb reg write enable = mem wb reg write enable reg;
    // --- Debug Outputs ---
    assign debug pc = pc reg;
   assign debug instr = if instr; // Or if id instr reg, depending on
desired debug point
    assign debug stall = pipeline stall;
    assign debug flush = pipeline flush;
    assign debug_lock = (new_fsm_control_signal == 2'b11); // Directly from
new FSM lock state
   assign debug fsm entropy log = new fsm entropy log; // New debug output
for entropy logging
    assign debug fsm instr type log = new fsm instr type log; // NEW: Debug
output for logged instruction type
endmodule
//
// NEW MODULE: entropy trigger decoder.v
// Purpose: Simulates compression of incoming analog entropy signals (8-
bit)
//
          into meaningful trigger vectors or score levels (2-bit).
//
       _____
module entropy trigger decoder(
    input wire [7:0] entropy in, // 8-bit entropy score (0-255)
```

```
output reg [1:0] signal class // 2-bit output: 00 = LOW, 01 = MID, 10
= CRITICAL
);
    // Define thresholds for classification
    parameter THRESHOLD LOW TO MID = 8'd85;
                                               // Up to 85 is LOW
   parameter THRESHOLD MID TO CRITICAL = 8'd170; // Up to 170 is MID,
above is CRITICAL
    always @(*) begin
        if (entropy in <= THRESHOLD LOW TO MID) begin
            signal_class = 2'b00; // LOW
        end else if (entropy_in <= THRESHOLD_MID_TO_CRITICAL) begin</pre>
           signal class = 2'b01; // MID
        end else begin
           signal class = 2'b10; // CRITICAL
        end
    end
endmodule
```

### 12.2. Full Python Code for GUI (dashboard.py, entropy\_viewer.py)

# dashboard.py

```
import tkinter as tk
from tkinter import ttk
from PIL import Image, ImageTk, ImageDraw
import random
import time
import threading
import queue
import os
class FSMDashboard(tk.Tk):
    def __init__(self):
        super().__init__()
        self.title("Hybrid Chaos Entropy Dashboard")
        self.geometry("1000x700") # Increased size to accommodate new panel
        self.configure(bg="#2c3e50") # Dark blue-grey background
        # --- Dashboard Title ---
        self.title label = tk.Label(self, text="ARCHON Hazard Monitoring",
```

```
font=("Inter", 28, "bold"),
fg="#ecf0f1", bg="#2c3e50", pady=15)
        self.title label.pack(pady=(20, 10))
        # --- Main Frame for Panels ---
       main frame = ttk.Frame(self, padding="20 20 20 20",
style="Dark.TFrame")
       main frame.pack(expand=True, fill="both")
        # Configure style for dark theme
        self.style = ttk.Style()
        self.style.theme_use("clam") # "clam" is a good base for
customization
       self.style.configure("Dark.TFrame", background="#34495e",
borderwidth=5, relief="flat", bordercolor="#2c3e50")
       self.style.configure("Dark.TLabel", background="#34495e",
foreground="#ecf0f1", font=("Inter", 12))
       self.style.configure("Big.Dark.TLabel", background="#34495e",
foreground="#ecf0f1", font=("Inter", 18, "bold"))
       self.style.configure("Red.TLabel", background="#e74c3c",
foreground="white", font=("Inter", 18, "bold")) # FLUSH/LOCK
       self.style.configure("Orange.TLabel", background="#f39c12",
foreground="white", font=("Inter", 18, "bold")) # STALL
       self.style.configure("Green.TLabel", background="#27ae60",
foreground="white", font=("Inter", 18, "bold")) # OK
       self.style.configure("Info.TLabel", background="#34495e",
foreground="#95a5a6", font=("Inter", 10, "italic")) # Smaller info text
       self.style.configure("TProgressbar", thickness=20,
troughcolor="#7f8c8d", background="#2ecc71", borderwidth=0)
        self.style.com ("Prediction.TProgressbar", thickness=20,
troughcolor="#7f8c8d", background="#3498db", borderwidth=0)
        # --- Panel 1: FSM State Indicator ---
        fsm frame = ttk.LabelFrame(main frame, text="FSM State",
style="Dark.TFrame", padding="10 10 10 10")
        fsm frame.grid(row=0, column=0, padx=10, pady=10, sticky="nsew")
        self.fsm state label = ttk.Label(fsm frame, text="N/A",
style="Green.TLabel", anchor="center")
        self.fsm state label.pack(expand=True, fill="both", padx=10,
pady=10)
       self.cycle label = ttk.Label(fsm frame, text="Cycle: N/A",
style="Info.TLabel")
       self.cycle label.pack(pady=(5, 0))
        # --- Panel 2: Entropy Score ---
        entropy frame = ttk.LabelFrame(main frame, text="Entropy Score",
style="Dark.TFrame", padding="10 10 10 10")
        entropy frame.grid(row=0, column=1, padx=10, pady=10,
sticky="nsew")
        self.entropy value label = ttk.Label(entropy frame, text="N/A",
style="Big.Dark.TLabel", anchor="center")
        self.entropy value label.pack(pady=(10, 5))
        self.entropy_meter = ttk.Progressbar(entropy_frame,
orient="horizontal", length=200, mode="determinate", style="TProgressbar")
        self.entropy meter.pack(padx=10, pady=5, fill="x")
```

```
self.entropy meter["maximum"] = 255 # 8-bit entropy score
        self.entropy status label = ttk.Label(entropy frame, text="N/A",
style="Info.TLabel")
        self.entropy status label.pack(pady=(5, 0))
        # --- Panel 3: Override Source Indicator ---
        override frame = ttk.LabelFrame(main frame, text="Override Source",
style="Dark.TFrame", padding="10 10 10 10")
        override frame.grid(row=1, column=0, padx=10, pady=10,
sticky="nsew")
        self.override source label = ttk.Label(override frame, text="N/A",
style="Big.Dark.TLabel", anchor="center")
        self.override source label.pack(expand=True, fill="both", padx=10,
pady=10)
        # --- Panel 4: Waveform Snapshot Viewer (Placeholder) ---
        waveform frame = ttk.LabelFrame(main frame, text="Waveform
Snapshot", style="Dark.TFrame", padding="10 10 10")
        waveform frame.grid(row=1, column=1, padx=10, pady=10,
sticky="nsew")
        try:
            img = Image.new('RGB', (200, 150), color = 'darkgray')
            d = ImageDraw.Draw(img)
            d.text((50,60), "Waveform Plot Placeholder", fill=(0,0,0))
            self.waveform img = ImageTk.PhotoImage(img)
            self.waveform label = tk.Label(waveform frame,
image=self.waveform img, bg="#34495e")
            self.waveform label.pack(expand=True, fill="both", padx=5,
pady=5)
        except Exception as e:
            print(f"Error loading placeholder image: {e}")
            self.waveform label = tk.Label(waveform frame, text="Image Load
Error", bg="#34495e", fg="red")
            self.waveform label.pack(expand=True, fill="both", padx=5,
pady=5)
        # --- Panel 5 (NEW): Entropy Classification Overlay ---
        classification frame = ttk.LabelFrame(main frame, text="Entropy
Classification", style="Dark.TFrame", padding="10 10 10 10")
        classification frame.grid(row=0, column=2, rowspan=2, padx=10,
pady=10, sticky="nsew") # Spanning two rows
        self.prob stall label = ttk.Label(classification frame, text="Prob.
of STALL: N/A%", style="Big.Dark.TLabel", anchor="center")
        self.prob stall label.pack(pady=(10, 5))
        self.prob stall meter = ttk.Progressbar(classification frame,
orient="vertical", length=150, mode="determinate",
style="Prediction.TProgressbar")
        self.prob stall meter.pack(padx=10, pady=5, fill="y", expand=True)
# Vertical progress bar
        self.prob stall meter["maximum"] = 100 # Percentage
        self.classification info label = ttk.Label(classification frame,
text="Based on Entropy Score", style="Info.TLabel")
```

```
self.classification info label.pack(pady=(5, 0))
        # --- Configure Grid Weights for Resizing ---
        main frame.grid rowconfigure(0, weight=1)
        main frame.grid rowconfigure(1, weight=1)
        main_frame.grid_columnconfigure(0, weight=1)
        main_frame.grid_columnconfigure(1, weight=1)
        main frame.grid columnconfigure(2, weight=0.8) # Give
classification panel a bit less weight initially
        # --- Real-time Log Stream Handling ---
        self.log filename = "fsm log.txt"
        self.log_queue = queue.Queue()
        self.log reader thread = None
        self.stop event = threading.Event() # Event to signal thread to
stop
        # Start reading the log file in a separate thread
        self.start log reader()
        # Periodically check the queue for new log entries and update GUI
        self.after(100, self.process queue)
    def start_log_reader(self):
        """Starts a new thread to read the log file."""
        if self.log reader thread is None or not
self.log reader thread.is alive():
            print(f"Starting log reader thread for {self.log filename}")
            self.log reader thread =
threading. Thread (target = self. read log file continuously,
args=(self.log filename, self.log queue, self.stop event),
                                                       daemon=True) # Daemon
thread exits with main program
            self.log reader thread.start()
    def read log file continuously(self, filename, q, stop event):
        """Reads log file updates line by line and puts them into a
queue."""
        if not os.path.exists(filename):
            print(f"Log file '{filename}' not found. Creating empty file.")
            with open(filename, 'w') as f:
                pass # Create the file
        try:
            with open(filename, 'r') as f:
                f.seek(0, os.SEEK END) # Go to the end of the file
                print(f"Reading from '{filename}'. Starting at end of
file.")
                while not stop event.is set():
                    line = f.readline()
                    if not line:
                        time.sleep(0.01) # Wait a bit if no new lines
                    q.put(line.strip()) # Put the new line into the queue
        except Exception as e:
            print(f"Error reading log file in thread: {e}")
    def process queue(self):
        """Checks the queue for new log entries and updates the GUI."""
        try:
```

```
while True:
                log entry = self.log queue.get nowait() # Get without
blocking
                self.parse and update gui(log entry)
        except queue. Empty:
            pass # No more items in the queue
        finally:
            # Schedule the next check (e.g., every 100ms)
            self.after(100, self.process queue)
    def parse_and_update_gui(self, log entry):
        """Parses a log entry and updates the dashboard GUI elements."""
            # Expected format: [Cycle 123] State: STALL | Entropy: 190 |
Trigger: analog
            parts = log_entry.split(' | ')
            cycle str = parts[0].split(' ')[1].replace(']', '') # e.g.,
'123'
            state_str = parts[1].split(': ')[1] # e.g., 'STALL'
            entropy str = parts[2].split(': ')[1] # e.g., '190'
            trigger str = parts[3].split(': ')[1] # e.g., 'analog'
            cycle = int(cycle str)
            entropy score = int(entropy str)
            # Update FSM State
            self.fsm state label.config(text=state str)
            if state str == "OK":
                self.fsm state label.config(style="Green.TLabel")
            elif state str == "STALL":
                self.fsm state label.config(style="Orange.TLabel")
            else: # FLUSH or LOCK
                self.fsm state label.config(style="Red.TLabel")
            self.cycle label.config(text=f"Cycle: {cycle}")
            # Update Entropy Score
            self.entropy value label.config(text=str(entropy score))
            self.entropy meter["value"] = entropy score
            if entropy score > 180:
                self.entropy status label.config(text="High Entropy")
                self.style.configure("TProgressbar", background="#e74c3c")
# Red for high entropy
            elif entropy score > 120:
                self.entropy status label.config(text="Elevated")
                self.style.configure("TProgressbar", background="#f39c12")
# Orange for elevated
                self.entropy status label.config(text="Normal")
                self.style.configure("TProgressbar", background="#2ecc71")
# Green for normal
            # Update Override Source
            self.override source label.config(text=trigger str)
            # NEW: Update Entropy Classification Overlay
            # Simulate probability of STALL based on entropy score (0-255)
            # Higher entropy -> higher probability
            prob stall = min(100, round((entropy score / 255) * 100)) #
Scale to 0-100%
            self.prob stall label.config(text=f"Prob. of STALL:
{prob stall}%")
```

```
self.prob stall meter["value"] = prob stall
            # Change color of prediction bar based on probability
            if prob stall > 70:
                self.style.configure("Prediction.TProgressbar",
background="#e74c3c") # High risk, red
            elif prob stall > 40:
                self.style.configure("Prediction.TProgressbar",
background="#f39c12") # Medium risk, orange
            else:
                self.style.configure("Prediction.TProgressbar",
background="#3498db") # Low risk, blue
        except Exception as e:
            print(f"Error parsing log entry '{log entry}': {e}")
    def on closing(self):
        """Handles proper shutdown when the window is closed."""
        print("Closing dashboard. Signalling log reader thread to stop.")
        self.stop event.set() # Set the event to stop the thread
        if self.log reader thread and self.log reader thread.is alive():
            self.log reader thread.join(timeout=1.0) # Give thread a chance
to finish
       self.destroy()
if name == " main ":
    app = FSMDashboard()
    app.protocol("WM DELETE WINDOW", app.on closing) # Handle window
closing event
   app.mainloop()
```

#### Entropy\_viewer.py

```
import time
import random
def generate log entry(cycle, states, triggers):
    """Generates a single log entry string."""
    state = random.choice(states)
    entropy = random.randint(0, 255) # 8-bit entropy score
    trigger = random.choice(triggers)
    return f"[Cycle {cycle}] State: {state} | Entropy: {entropy} | Trigger:
{trigger}"
def simulate log stream(output filename="fsm log.txt", num entries=200,
delay seconds=0.1):
    Simulates a real-time log stream and writes entries to a file.
    Aras:
        output_filename (str): The name of the file to write logs to.
        num_entries (int): The total number of log entries to generate.
        delay_seconds (float): The delay between writing each log entry to
the file.
    fsm states = ["OK", "STALL", "FLUSH", "LOCK"]
    trigger sources = ["ML", "Analog", "Entropy Logic", "AHO", "None"] #
"None" for no specific trigger
    print(f"Starting log simulation. Writing to '{output filename}'...")
```

```
print(f"Generating {num entries} entries with a {delay seconds}-second
delay between each.")
    try:
       with open(output filename, 'w') as f:
            for cycle in range(1, num entries + 1):
                log entry = generate log entry(cycle, fsm states,
trigger sources)
                f.write(log entry + '\n')
                f.flush() # Ensure data is written to disk immediately
                print(f"Logged: {log_entry}") # Print to console for real-
time feedback
               time.sleep(delay seconds)
       print("\nLog simulation finished.")
    except Exception as e:
       print(f"An error occurred during log simulation: {e}")
if name == " main ":
    # You can change the number of entries or delay here
    simulate log stream(num entries=500, delay seconds=0.05)
```

## 12.3. Full Python Code for Quantum Circuit (quantum\_override\_circuit.py)

```
# --- QISKIT & NUMPY IMPORTS ---
from qiskit import QuantumCircuit
                                               # Core class for building
quantum circuits
from qiskit aer import Aer
                                                # Qiskit's high-performance
simulator backend
from qiskit.visualization import plot histogram
import matplotlib.pyplot as plt
                                                # Used for saving circuit
and histogram plots
import numpy as np
                                                # Numerical computations
(like pi)
import numpy.random as npr
                                                # For random noise
simulation
# --- CORE FUNCTION ---
def generate quantum override signal():
    Simulates a noisy entangled 2-qubit system and returns a binary
override signal.
    If decoherence is strong enough (high |11) probability), trigger the
override.
    # STEP 1: Initialize a 2-qubit quantum circuit with 2 classical bits
for measurement
    qc = QuantumCircuit(2, 2)
    # STEP 2: Create entanglement — Bell state |\Phi+\rangle = (|00\rangle + |11\rangle) / \sqrt{2}
             # Put qubit 0 into superposition
                  # Entangle qubit 0 with qubit 1 using CNOT
    qc.cx(0, 1)
```

```
# STEP 3: Inject simulated noise using a randomized U3 gate on qubit 0
    theta, phi, lam = npr.uniform(0, 2 * np.pi, 3)
    qc.u(theta, phi, lam, 0) # Apply general unitary noise to only one
qubit
    # STEP 4: Measure both qubits, mapping to classical bits
    qc.measure([0, 1], [0, 1])
    # STEP 5: Simulate the circuit execution using Aer (QASM simulator =
shot-based)
   backend = Aer.get backend("qasm simulator")
    job = backend.run(qc, shots=1024)
                                                # Execute 1024 times to get
statistics
   result = job.result()
   counts = result.get counts()
                                                # e.g., {'00': 500, '11':
    # STEP 6: Analyze measurement counts to decide if override signal
should trigger
   probability 11 = \text{counts.get('11', 0)} / 1024 \# \text{Compute P(|11)})
    threshold = 0.1
                                                 # 10% threshold for
override activation
    override signal = 1 if probability 11 > threshold else 0
    return qc, counts, override signal, probability 11
# --- MAIN SCRIPT ---
if name == " main ":
    # Run the function and unpack results
   qc, counts, override signal, prob 11 =
generate quantum override signal()
    # Print human-readable summary of simulation
   print(f"Simulation Counts: {counts}")
    print(f"Probability of |11): {prob 11:.4f}")
    print(f"Quantum Override Signal: {override signal}")
    # STEP 7: Save a visual of the circuit diagram to file
    try:
        gc.draw("mpl") # Matplotlib drawer
        plt.title("Quantum Circuit Diagram")
        plt.savefig("quantum override sim.png")
        plt.close()
        print("Circuit diagram saved to quantum override sim.png")
    except Exception as e:
        print(f"Error saving circuit diagram: {e}")
        print(qc.draw("text")) # Fallback to ASCII
    # STEP 8: Save histogram of the simulation results
    try:
        fig = plot histogram(counts, figsize=(8, 6))
        plt.title("Measurement Results")
        plt.savefig("quantum histogram.png")
       plt.close(fig)
       print("Histogram saved to quantum histogram.png")
    except Exception as e:
        print(f"Error saving histogram: {e}")
```

### 12.4. analog spike override.asc

```
Version 4
SHEET 1 1804 968
WIRE 816 96 816 80
WIRE 816 96 768 96
WIRE 1008 112 1008 80
WIRE 1072 112 1008 112
WIRE 864 128 816 128
WIRE 1008 128 960 128
WIRE 768 208 768 96
WIRE 816 208 768 208
WIRE 928 208 896 208
WIRE 960 208 960 128
WIRE 960 208 928 208
WIRE 1072 208 1072 112
WIRE 1072 208 1008 208
WIRE 208 224 144 224
WIRE 384 224 208 224
WIRE 384 240 384 224
WIRE 864 240 864 128
WIRE 880 240 864 240
WIRE 944 240 880 240
WIRE 144 256 144 224
WIRE 944 256 944 240
WIRE 896 272 896 208
WIRE 912 272 896 272
WIRE 1216 288 976 288
WIRE 1232 288 1216 288
WIRE 1296 288 1296 176
WIRE 544 304 384 304
WIRE 672 304 544 304
WIRE 912 304 672 304
WIRE 144 368 144 336
WIRE 944 368 944 320
WIRE 992 368 944 368
WIRE 1024 368 992 368
WIRE 944 400 816 400
WIRE 1296 416 1296 368
WIRE 1024 480 1024 368
WIRE 1024 480 944 480
FLAG 208 224 N entropy_rising
IOPIN 208 224 In
FLAG 544 304 N differentiator out
FLAG 1216 288 analog spike override
IOPIN 1216 288 Out
FLAG 928 208 N threshold ref
FLAG 992 368 VSS
FLAG 880 240 VDD
FLAG 1296 176 N fsm spike in
IOPIN 1296 176 Out
SYMBOL voltage 144 240 R0
WINDOW 3 -182 -584 Left 2
SYMATTR InstName V_entropy_rising
SYMATTR Value PWL file=0 0 0.1m 0 0.15m 5 0.2m 5 0.25m 0 0.3m 0 0.4m 1
0.45m 1.5 0.5m 2 0.55m 2.5 0.6m 3 0.65m 5 0.7m 5 0.75m 0
SYMBOL voltage 816 112 R0
SYMATTR InstName V VDD
SYMATTR Value 5
SYMBOL voltage 944 384 R0
```

```
SYMATTR InstName V VSS
SYMATTR Value -5
SYMBOL voltage 1008 112 R0
SYMATTR InstName V threshold
SYMATTR Value 0.3
SYMBOL res 656 208 RO
SYMATTR InstName R differentiator
SYMATTR Value 1k
SYMBOL cap 368 240 R0
SYMATTR InstName C differentiator
SYMATTR Value 1nF
SYMBOL OpAmps/opamp2 944 224 R0
SYMATTR InstName XU1 comparator
SYMATTR Value AD711
SYMBOL q 144 352 R0
SYMATTR InstName G1
SYMBOL q 1008 -16 R0
SYMATTR InstName G2
SYMBOL q 672 128 R0
SYMATTR InstName G3
SYMBOL g 816 -16 R0
SYMATTR InstName G4
SYMBOL g 816 384 R0
SYMATTR InstName G5
SYMBOL bv 1296 272 R0
SYMATTR InstName B1 spike adc
SYMATTR Value V=F(V(analog spike override) > 2.5 ? 1 : 0)
SYMBOL g 1296 400 R0
SYMATTR InstName G6
TEXT 1416 176 Left 2 !.lib OpAmps/AD711.asy\n.tran 0 0.8m
```

# 12.5. 3\_input\_analog\_entropy\_override.asc

```
Version 4
SHEET 1 1920 1056
WIRE 1088 16 992 16
WIRE 1280 16 1088 16
WIRE 1872 16 1280 16
WIRE 656 32 608 32
WIRE 992 48 992 16
WIRE 528 112 480 112
WIRE 816 112 784 112
WIRE 944 112 816 112
WIRE 608 128 608 32
WIRE 656 128 608 128
WIRE 784 128 784 112
WIRE 1472 128 1376 128
WIRE 304 160 32 160
WIRE 32 176 32 160
WIRE 480 176 480 112
WIRE 480 176 448 176
WIRE 1088 176 1088 16
WIRE 1088 176 992 176
WIRE 304 208 304 160
WIRE 656 208 656 128
WIRE 656 208 512 208
WIRE 736 208 720 208
WIRE 992 208 992 176
```

```
WIRE 1328 208 1248 208
WIRE 32 224 32 176
WIRE 400 224 400 144
WIRE 512 224 512 208
WIRE 848 224 784 224
WIRE 1280 224 1280 16
WIRE 1376 224 1280 224
WIRE 480 240 464 240
WIRE 624 256 544 256
WIRE 688 256 624 256
WIRE 848 256 848 224
WIRE 848 256 784 256
WIRE 1392 256 1376 256
WIRE 1472 256 1472 128
WIRE 1472 256 1392 256
WIRE 400 272 400 256
```

WIRE 400 272 400 256 WIRE 480 272 400 272

WIRE 784 272 784 256

WIRE 944 288 944 112

WIRE 992 288 992 272

WIRE 992 288 944 288 WIRE 1248 288 1248 208

WIRE 1248 288 992 288

WIRE 1376 288 1376 256

WIRE 448 304 448 176 WIRE 512 304 512 288

WIRE 512 304 448 304

WIRE 32 320 32 304

WIRE 32 320 -144 320

WIRE 624 336 624 320

WIRE 624 336 496 336

WIRE 656 336 656 208

WIRE 656 336 624 336

WIRE -144 352 -144 320

WIRE 304 352 304 288

WIRE 688 352 688 256

WIRE 736 352 688 352

WIRE 304 368 304 352

WIRE 400 368 400 288

WIRE 400 368 304 368

WIRE 464 368 464 240

WIRE 464 368 432 368

WIRE 992 368 992 288

WIRE 1328 368 992 368

WIRE 720 416 720 208

WIRE 720 416 592 416

WIRE 1376 448 1376 384

WIRE 432 464 432 368

WIRE 480 464 432 464

WIRE 784 464 784 368

WIRE 240 512 32 512

WIRE 32 528 32 512

WIRE 1792 528 1728 528

WIRE 528 544 464 544

WIRE 1376 544 1376 528

WIRE 1584 544 1376 544

WIRE 32 560 32 528

WIRE 1632 592 1408 592

WIRE 1664 592 1632 592

WIRE 1664 608 1664 592

WIRE 1680 608 1664 608

```
WIRE 624 624 624 336
WIRE 784 624 624 624
WIRE 1376 624 1376 544
WIRE 1376 624 1248 624
WIRE 1872 624 1872 16
WIRE 1872 624 1728 624
WIRE 1072 656 1024 656
WIRE 1408 656 1408 592
WIRE 1408 656 1168 656
WIRE 1424 656 1408 656
WIRE -144 672 -144 432
WIRE 32 672 32 640
WIRE 32 672 -144 672
WIRE 784 672 784 624
WIRE 1072 672 1072 656
WIRE 1168 672 1168 656
WIRE 1248 672 1248 624
WIRE 1776 672 1728 672
WIRE 1792 672 1792 528
WIRE 1792 672 1776 672
WIRE 464 688 464 544
WIRE 752 688 464 688
WIRE 832 704 816 704
WIRE 1024 704 1024 656
WIRE 1024 704 832 704
WIRE 240 720 240 512
WIRE 752 720 240 720
WIRE 1376 736 1376 624
WIRE 1424 736 1376 736
WIRE 1632 752 1632 592
WIRE 1680 752 1632 752
WIRE 592 800 592 416
WIRE 592 800 32 800
WIRE 1072 800 1072 736
WIRE 1152 800 1072 800
WIRE 1168 800 1168 736
WIRE 1168 800 1152 800
WIRE 1248 800 1248 752
WIRE 1248 800 1168 800
WIRE 1584 800 1584 544
WIRE 1728 800 1728 768
WIRE 1728 800 1584 800
WIRE 32 832 32 800
WIRE 480 864 480 464
WIRE 784 864 784 736
WIRE 784 864 480 864
WIRE 32 928 32 912
WIRE 32 928 -112 928
WIRE -112 960 -112 928
FLAG 32 528 N noise
IOPIN 32 528 In
FLAG 32 800 N ml trigger
IOPIN 32 800 In
FLAG 32 176 N entropy
IOPIN 32 176 In
FLAG 304 352 N_entropy_filtered
FLAG 624 256 N_entropy_comp_out
FLAG 848 256 N_nand_interm
FLAG 816 112 N_nand_out
FLAG 1392 256 LOCK OUT
IOPIN 1392 256 Out
```

```
FLAG 832 704 N noise comp out
FLAG 1152 800 N pulse_raw
FLAG 1168 656 N pulse clipped pos
FLAG 1776 672 FLUSH OUT
IOPIN 1776 672 Out
SYMBOL voltage 32 208 R0
WINDOW 3 24 38 Left 2
SYMATTR InstName V entropy
SYMATTR Value PWL file=0 0 1m 5
SYMBOL voltage 32 544 R0
WINDOW 3 24 96 Invisible 2
SYMATTR InstName V noise
SYMATTR Value PWL file=0 0 0.199m 0 0.2m 2.5 0.20005m 0 0.399m 0 0.4m 2.5
0.40005m 0 0.599m 0 0.6m 2.5 0.60005m 0 0.799m 0 0.8m 2.5 0.80005m 0 1m 0
SYMBOL voltage 32 816 R0
SYMATTR InstName V ml trigger
SYMATTR Value PWL file=0 0 0.499m 0 0.5m 1 1m 1
SYMBOL cap 384 224 R0
SYMATTR InstName C1
SYMATTR Value 11'
SYMBOL cap 1056 672 R0
SYMATTR InstName C diff
SYMATTR Value 100p
SYMBOL nmos 736 272 R0
SYMATTR InstName MNAND1
SYMATTR Value ""
SYMBOL nmos 1680 672 RO
SYMATTR InstName MFLUSH INV N
SYMATTR Value ""
SYMBOL nmos 736 128 R0
SYMATTR InstName MNAND2
SYMATTR Value ""
SYMBOL nmos 1328 288 R0
SYMATTR InstName MINV N
SYMATTR Value ""
SYMBOL res 976 192 R0
SYMATTR InstName R_pullup_nand
SYMATTR Value 1k
SYMBOL res 1232 656 R0
SYMATTR InstName R diff
SYMATTR Value 1k
SYMBOL res 1408 640 R0
SYMATTR InstName R clip pulldown
SYMATTR Value 1k
SYMBOL a -144 336 R0
SYMATTR InstName G1
SYMBOL q -112 944 R0
SYMATTR InstName G2
SYMBOL res 288 192 R0
SYMATTR InstName R1
SYMATTR Value 1k
SYMBOL g 400 48 R0
SYMATTR InstName G3
SYMBOL voltage 480 368 R0
SYMATTR InstName V VSS
SYMATTR Value -5
SYMBOL g 784 448 R0
SYMATTR InstName G4
SYMBOL voltage 992 32 R0
SYMATTR InstName V 1v
SYMATTR Value 1
```

SYMBOL pmos 1328 128 R0 SYMATTR InstName MINV P SYMATTR Value "" SYMBOL g 1376 432 R0 SYMATTR InstName G5 SYMBOL OpAmps/OP07 784 640 R0 SYMATTR InstName XU2 SYMBOL OpAmps/OP07 512 192 R0 SYMATTR InstName XU1 SYMBOL diode 1152 672 R0 SYMATTR InstName D\_clip SYMATTR Value 10k SYMBOL pmos 1680 528 R0 SYMATTR InstName MFLUSH INV P SYMATTR Value "" SYMBOL voltage 656 16 R0 SYMATTR InstName VDD SYMATTR Value 5 SYMBOL voltage 528 96 R0 SYMATTR InstName V 3V3 SYMATTR Value 3.3 SYMBOL voltage 528 528 R0 SYMATTR InstName V\_2V SYMATTR Value 2